2014-10-24 20:20:44 +00:00
|
|
|
if ARCH_SUNXI
|
|
|
|
|
2016-07-29 10:01:47 +00:00
|
|
|
config IDENT_STRING
|
|
|
|
default " Allwinner Technology"
|
|
|
|
|
2018-01-10 10:33:34 +00:00
|
|
|
config DRAM_SUN4I
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for Sun4/5/7i platforms,
|
|
|
|
like A10/A13/A20.
|
|
|
|
|
2018-03-16 18:46:36 +00:00
|
|
|
config DRAM_SUN6I
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for Sun6i platforms,
|
|
|
|
like A31/A31s.
|
|
|
|
|
2018-01-10 10:45:14 +00:00
|
|
|
config DRAM_SUN8I_A23
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for Sun8i platforms,
|
|
|
|
for A23 SOC.
|
|
|
|
|
2018-01-10 10:47:39 +00:00
|
|
|
config DRAM_SUN8I_A33
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for Sun8i platforms,
|
|
|
|
for A33 SOC.
|
|
|
|
|
2018-01-10 10:50:26 +00:00
|
|
|
config DRAM_SUN8I_A83T
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for Sun8i platforms,
|
|
|
|
for A83T SOC.
|
|
|
|
|
2018-03-16 18:48:01 +00:00
|
|
|
config DRAM_SUN9I
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for Sun9i platforms,
|
|
|
|
like A80.
|
|
|
|
|
2018-07-22 22:13:34 +00:00
|
|
|
config DRAM_SUN50I_H6
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for some sun50i platforms,
|
|
|
|
like H6.
|
|
|
|
|
2021-01-11 20:11:43 +00:00
|
|
|
config DRAM_SUN50I_H616
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Select this dram controller driver for some sun50i platforms,
|
|
|
|
like H616.
|
|
|
|
|
|
|
|
if DRAM_SUN50I_H616
|
2023-04-10 08:21:12 +00:00
|
|
|
config DRAM_SUN50I_H616_DX_ODT
|
|
|
|
hex "H616 DRAM DX ODT parameter"
|
|
|
|
help
|
|
|
|
DX ODT value from vendor DRAM settings.
|
|
|
|
|
|
|
|
config DRAM_SUN50I_H616_DX_DRI
|
|
|
|
hex "H616 DRAM DX DRI parameter"
|
|
|
|
help
|
|
|
|
DX DRI value from vendor DRAM settings.
|
|
|
|
|
|
|
|
config DRAM_SUN50I_H616_CA_DRI
|
|
|
|
hex "H616 DRAM CA DRI parameter"
|
|
|
|
help
|
|
|
|
CA DRI value from vendor DRAM settings.
|
2023-04-10 08:21:13 +00:00
|
|
|
|
2023-04-10 08:21:16 +00:00
|
|
|
config DRAM_SUN50I_H616_ODT_EN
|
|
|
|
hex "H616 DRAM ODT EN parameter"
|
|
|
|
default 0x1
|
|
|
|
help
|
|
|
|
ODT EN value from vendor DRAM settings.
|
2023-04-10 08:21:17 +00:00
|
|
|
|
|
|
|
config DRAM_SUN50I_H616_TPR0
|
|
|
|
hex "H616 DRAM TPR0 parameter"
|
|
|
|
default 0x0
|
|
|
|
help
|
|
|
|
TPR0 value from vendor DRAM settings.
|
2023-04-10 08:21:19 +00:00
|
|
|
|
|
|
|
config DRAM_SUN50I_H616_TPR2
|
|
|
|
hex "H616 DRAM TPR2 parameter"
|
|
|
|
default 0x0
|
|
|
|
help
|
|
|
|
TPR2 value from vendor DRAM settings.
|
2023-04-10 08:21:16 +00:00
|
|
|
|
2023-11-11 09:10:00 +00:00
|
|
|
config DRAM_SUN50I_H616_TPR6
|
|
|
|
hex "H616 DRAM TPR6 parameter"
|
|
|
|
default 0x3300c080
|
|
|
|
help
|
|
|
|
TPR6 value from vendor DRAM settings.
|
|
|
|
|
2023-04-10 08:21:13 +00:00
|
|
|
config DRAM_SUN50I_H616_TPR10
|
|
|
|
hex "H616 DRAM TPR10 parameter"
|
|
|
|
help
|
|
|
|
TPR10 value from vendor DRAM settings. It tells which features
|
|
|
|
should be configured, like write leveling, read calibration, etc.
|
2023-04-10 08:21:16 +00:00
|
|
|
|
|
|
|
config DRAM_SUN50I_H616_TPR11
|
|
|
|
hex "H616 DRAM TPR11 parameter"
|
|
|
|
default 0x0
|
|
|
|
help
|
|
|
|
TPR11 value from vendor DRAM settings.
|
|
|
|
|
|
|
|
config DRAM_SUN50I_H616_TPR12
|
|
|
|
hex "H616 DRAM TPR12 parameter"
|
|
|
|
default 0x0
|
|
|
|
help
|
|
|
|
TPR12 value from vendor DRAM settings.
|
2021-01-11 20:11:43 +00:00
|
|
|
endif
|
|
|
|
|
2018-01-11 07:51:15 +00:00
|
|
|
config SUN6I_PRCM
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Support for the PRCM (Power/Reset/Clock Management) unit available
|
|
|
|
in A31 SoC.
|
|
|
|
|
2018-02-14 16:58:30 +00:00
|
|
|
config AXP_PMIC_BUS
|
2021-10-08 05:17:19 +00:00
|
|
|
bool
|
2021-10-08 05:17:23 +00:00
|
|
|
select DM_PMIC if DM_I2C
|
|
|
|
select PMIC_AXP if DM_I2C
|
2018-02-14 16:58:30 +00:00
|
|
|
help
|
|
|
|
Select this PMIC bus access helpers for Sunxi platform PRCM or other
|
|
|
|
AXP family PMIC devices.
|
|
|
|
|
2018-07-21 08:20:20 +00:00
|
|
|
config SUNXI_SRAM_ADDRESS
|
|
|
|
hex
|
|
|
|
default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
|
2022-10-05 16:54:19 +00:00
|
|
|
default 0x20000 if SUN50I_GEN_H6 || SUNXI_GEN_NCAT2
|
2018-07-21 08:20:20 +00:00
|
|
|
default 0x0
|
2017-02-16 01:20:23 +00:00
|
|
|
---help---
|
|
|
|
Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
|
|
|
|
with the first SRAM region being located at address 0.
|
|
|
|
Some newer SoCs map the boot ROM at address 0 instead and move the
|
2018-07-21 08:20:20 +00:00
|
|
|
SRAM to a different address.
|
2017-02-16 01:20:23 +00:00
|
|
|
|
2022-12-08 20:33:57 +00:00
|
|
|
config SUNXI_RVBAR_ADDRESS
|
|
|
|
hex
|
|
|
|
depends on ARM64
|
|
|
|
default 0x09010040 if SUN50I_GEN_H6
|
|
|
|
default 0x017000a0
|
|
|
|
---help---
|
|
|
|
The read-only RVBAR system register holds the address of the first
|
|
|
|
instruction to execute after a reset. Allwinner cores provide a
|
|
|
|
writable MMIO backing store for this register, to allow to set the
|
|
|
|
entry point when switching to AArch64. This store is on different
|
|
|
|
addresses, depending on the SoC.
|
|
|
|
|
2023-04-05 20:30:11 +00:00
|
|
|
config SUNXI_RVBAR_ALTERNATIVE
|
|
|
|
hex
|
|
|
|
depends on ARM64
|
|
|
|
default 0x08100040 if MACH_SUN50I_H616
|
|
|
|
default SUNXI_RVBAR_ADDRESS
|
|
|
|
---help---
|
|
|
|
The H616 die exists in at least two variants, with one having the
|
|
|
|
RVBAR registers at a different address. If the SoC variant ID
|
|
|
|
(stored in SRAM_VER_REG[7:0]) is not 0, we need to use the
|
|
|
|
other address.
|
|
|
|
Set this alternative address to the same as the normal address
|
|
|
|
for all other SoCs, so the content of the SRAM_VER_REG becomes
|
|
|
|
irrelevant there, and we can use the same code.
|
|
|
|
|
2018-06-27 00:42:53 +00:00
|
|
|
config SUNXI_A64_TIMER_ERRATUM
|
|
|
|
bool
|
|
|
|
|
2015-04-06 18:33:34 +00:00
|
|
|
# Note only one of these may be selected at a time! But hidden choices are
|
|
|
|
# not supported by Kconfig
|
|
|
|
config SUNXI_GEN_SUN4I
|
|
|
|
bool
|
|
|
|
---help---
|
|
|
|
Select this for sunxi SoCs which have resets and clocks set up
|
|
|
|
as the original A10 (mach-sun4i).
|
|
|
|
|
|
|
|
config SUNXI_GEN_SUN6I
|
|
|
|
bool
|
|
|
|
---help---
|
|
|
|
Select this for sunxi SoCs which have sun6i like periphery, like
|
|
|
|
separate ahb reset control registers, custom pmic bus, new style
|
|
|
|
watchdog, etc.
|
|
|
|
|
2021-01-11 20:11:34 +00:00
|
|
|
config SUN50I_GEN_H6
|
|
|
|
bool
|
|
|
|
select FIT
|
|
|
|
select SPL_LOAD_FIT
|
2021-05-05 09:04:41 +00:00
|
|
|
select MMC_SUNXI_HAS_NEW_MODE
|
2021-01-11 20:11:34 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
---help---
|
|
|
|
Select this for sunxi SoCs which have H6 like peripherals, clocks
|
|
|
|
and memory map.
|
|
|
|
|
2022-10-05 16:54:19 +00:00
|
|
|
config SUNXI_GEN_NCAT2
|
|
|
|
bool
|
|
|
|
select MMC_SUNXI_HAS_NEW_MODE
|
|
|
|
select SUPPORT_SPL
|
|
|
|
---help---
|
|
|
|
Select this for sunxi SoCs which have D1 like peripherals, clocks
|
|
|
|
and memory map.
|
|
|
|
|
2017-06-03 09:10:14 +00:00
|
|
|
config SUNXI_DRAM_DW
|
|
|
|
bool
|
|
|
|
---help---
|
|
|
|
Select this for sunxi SoCs which uses a DRAM controller like the
|
|
|
|
DesignWare controller used in H3, mainly SoCs after H3, which do
|
|
|
|
not have official open-source DRAM initialization code, but can
|
|
|
|
use modified H3 DRAM initialization code.
|
2015-04-06 18:33:34 +00:00
|
|
|
|
2017-06-03 09:10:16 +00:00
|
|
|
if SUNXI_DRAM_DW
|
|
|
|
config SUNXI_DRAM_DW_16BIT
|
|
|
|
bool
|
|
|
|
---help---
|
|
|
|
Select this for sunxi SoCs with DesignWare DRAM controller and
|
|
|
|
have only 16-bit memory buswidth.
|
|
|
|
|
|
|
|
config SUNXI_DRAM_DW_32BIT
|
|
|
|
bool
|
|
|
|
---help---
|
|
|
|
Select this for sunxi SoCs with DesignWare DRAM controller with
|
|
|
|
32-bit memory buswidth.
|
|
|
|
endif
|
|
|
|
|
2017-02-16 01:20:27 +00:00
|
|
|
config MACH_SUNXI_H3_H5
|
|
|
|
bool
|
2017-03-27 17:22:31 +00:00
|
|
|
select SUNXI_DE2
|
2017-06-03 09:10:14 +00:00
|
|
|
select SUNXI_DRAM_DW
|
2017-06-03 09:10:16 +00:00
|
|
|
select SUNXI_DRAM_DW_32BIT
|
2017-02-16 01:20:27 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
|
|
|
select SUPPORT_SPL
|
|
|
|
|
2018-10-25 09:23:06 +00:00
|
|
|
# TODO: try out A80's 8GiB DRAM space
|
|
|
|
config SUNXI_DRAM_MAX_SIZE
|
|
|
|
hex
|
2021-04-28 20:29:55 +00:00
|
|
|
default 0x100000000 if MACH_SUN50I_H616
|
|
|
|
default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
|
2018-10-25 09:23:06 +00:00
|
|
|
default 0x80000000
|
|
|
|
|
2014-10-24 20:20:44 +00:00
|
|
|
choice
|
|
|
|
prompt "Sunxi SoC Variant"
|
2016-06-12 09:57:07 +00:00
|
|
|
optional
|
2014-10-24 20:20:44 +00:00
|
|
|
|
2022-01-29 15:23:07 +00:00
|
|
|
config MACH_SUNIV
|
|
|
|
bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
|
|
|
|
select CPU_ARM926EJS
|
|
|
|
select SUNXI_GEN_SUN6I
|
|
|
|
select SUPPORT_SPL
|
2022-10-05 22:19:28 +00:00
|
|
|
select SKIP_LOWLEVEL_INIT_ONLY
|
|
|
|
select SPL_SKIP_LOWLEVEL_INIT_ONLY
|
2022-01-29 15:23:07 +00:00
|
|
|
|
2014-10-24 20:20:45 +00:00
|
|
|
config MACH_SUN4I
|
2014-10-24 20:20:44 +00:00
|
|
|
bool "sun4i (Allwinner A10)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2018-01-10 10:33:34 +00:00
|
|
|
select DRAM_SUN4I
|
2015-04-06 18:33:34 +00:00
|
|
|
select SUNXI_GEN_SUN4I
|
2014-10-24 20:20:44 +00:00
|
|
|
select SUPPORT_SPL
|
2021-08-19 03:12:24 +00:00
|
|
|
imply SPL_SYS_I2C_LEGACY
|
|
|
|
imply SYS_I2C_LEGACY
|
2014-10-24 20:20:44 +00:00
|
|
|
|
2014-10-24 20:20:45 +00:00
|
|
|
config MACH_SUN5I
|
2014-10-24 20:20:44 +00:00
|
|
|
bool "sun5i (Allwinner A13)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2018-01-10 10:33:34 +00:00
|
|
|
select DRAM_SUN4I
|
2015-04-06 18:33:34 +00:00
|
|
|
select SUNXI_GEN_SUN4I
|
2014-10-24 20:20:44 +00:00
|
|
|
select SUPPORT_SPL
|
2021-08-19 03:12:24 +00:00
|
|
|
imply SPL_SYS_I2C_LEGACY
|
|
|
|
imply SYS_I2C_LEGACY
|
2014-10-24 20:20:44 +00:00
|
|
|
|
2014-10-24 20:20:45 +00:00
|
|
|
config MACH_SUN6I
|
2014-10-24 20:20:44 +00:00
|
|
|
bool "sun6i (Allwinner A31)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2015-05-28 13:25:32 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
2016-08-30 07:22:22 +00:00
|
|
|
select ARCH_SUPPORT_PSCI
|
2022-01-23 00:27:19 +00:00
|
|
|
select SPL_ARMV7_SET_CORTEX_SMPEN
|
2018-03-16 18:46:36 +00:00
|
|
|
select DRAM_SUN6I
|
2021-10-08 05:17:20 +00:00
|
|
|
select SPL_I2C
|
2018-01-11 07:51:15 +00:00
|
|
|
select SUN6I_PRCM
|
2015-04-06 18:33:34 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
2014-10-25 18:18:10 +00:00
|
|
|
select SUPPORT_SPL
|
2021-10-08 05:17:20 +00:00
|
|
|
select SYS_I2C_SUN6I_P2WI
|
2015-05-28 13:25:32 +00:00
|
|
|
select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
|
2014-10-24 20:20:44 +00:00
|
|
|
|
2014-10-24 20:20:45 +00:00
|
|
|
config MACH_SUN7I
|
2014-10-24 20:20:44 +00:00
|
|
|
bool "sun7i (Allwinner A20)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2014-11-14 08:34:30 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
2016-08-30 07:22:22 +00:00
|
|
|
select ARCH_SUPPORT_PSCI
|
2022-01-23 00:27:19 +00:00
|
|
|
select SPL_ARMV7_SET_CORTEX_SMPEN
|
2018-01-10 10:33:34 +00:00
|
|
|
select DRAM_SUN4I
|
2015-04-06 18:33:34 +00:00
|
|
|
select SUNXI_GEN_SUN4I
|
2014-10-24 20:20:44 +00:00
|
|
|
select SUPPORT_SPL
|
2014-10-24 18:12:04 +00:00
|
|
|
select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
|
2021-08-19 03:12:24 +00:00
|
|
|
imply SPL_SYS_I2C_LEGACY
|
|
|
|
imply SYS_I2C_LEGACY
|
2014-10-24 20:20:44 +00:00
|
|
|
|
2015-04-06 18:55:39 +00:00
|
|
|
config MACH_SUN8I_A23
|
2014-10-24 20:20:44 +00:00
|
|
|
bool "sun8i (Allwinner A23)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2015-05-28 13:25:34 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
2016-08-30 07:22:22 +00:00
|
|
|
select ARCH_SUPPORT_PSCI
|
2018-01-10 10:45:14 +00:00
|
|
|
select DRAM_SUN8I_A23
|
2021-10-08 05:17:21 +00:00
|
|
|
select SPL_I2C
|
2015-04-06 18:33:34 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
2014-12-07 13:34:27 +00:00
|
|
|
select SUPPORT_SPL
|
2021-10-08 05:17:21 +00:00
|
|
|
select SYS_I2C_SUN8I_RSB
|
2015-05-28 13:25:34 +00:00
|
|
|
select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
|
2014-10-24 20:20:44 +00:00
|
|
|
|
2015-03-01 18:17:48 +00:00
|
|
|
config MACH_SUN8I_A33
|
|
|
|
bool "sun8i (Allwinner A33)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2015-05-28 13:25:34 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
2016-08-30 07:22:22 +00:00
|
|
|
select ARCH_SUPPORT_PSCI
|
2018-01-10 10:47:39 +00:00
|
|
|
select DRAM_SUN8I_A33
|
2021-10-08 05:17:21 +00:00
|
|
|
select SPL_I2C
|
2015-03-01 18:17:48 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
|
|
|
select SUPPORT_SPL
|
2021-10-08 05:17:21 +00:00
|
|
|
select SYS_I2C_SUN8I_RSB
|
2015-05-28 13:25:34 +00:00
|
|
|
select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
|
2015-03-01 18:17:48 +00:00
|
|
|
|
2016-05-02 02:28:07 +00:00
|
|
|
config MACH_SUN8I_A83T
|
|
|
|
bool "sun8i (Allwinner A83T)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2018-01-10 10:50:26 +00:00
|
|
|
select DRAM_SUN8I_A83T
|
2021-10-08 05:17:21 +00:00
|
|
|
select SPL_I2C
|
2016-05-02 02:28:07 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
2017-08-23 10:03:42 +00:00
|
|
|
select MMC_SUNXI_HAS_NEW_MODE
|
2018-11-10 04:41:44 +00:00
|
|
|
select MMC_SUNXI_HAS_MODE_SWITCH
|
2016-05-02 02:28:07 +00:00
|
|
|
select SUPPORT_SPL
|
2021-10-08 05:17:21 +00:00
|
|
|
select SYS_I2C_SUN8I_RSB
|
2016-05-02 02:28:07 +00:00
|
|
|
|
2015-11-17 14:12:58 +00:00
|
|
|
config MACH_SUN8I_H3
|
|
|
|
bool "sun8i (Allwinner H3)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2016-01-06 07:13:09 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
2016-08-30 07:22:22 +00:00
|
|
|
select ARCH_SUPPORT_PSCI
|
2017-02-16 01:20:27 +00:00
|
|
|
select MACH_SUNXI_H3_H5
|
2016-01-06 07:13:09 +00:00
|
|
|
select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
|
2015-11-17 14:12:58 +00:00
|
|
|
|
2016-11-30 06:57:32 +00:00
|
|
|
config MACH_SUN8I_R40
|
|
|
|
bool "sun8i (Allwinner R40)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2017-03-01 03:03:15 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
|
|
|
select ARCH_SUPPORT_PSCI
|
2016-11-30 06:57:32 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
2021-05-05 09:04:41 +00:00
|
|
|
select MMC_SUNXI_HAS_NEW_MODE
|
2016-12-02 08:09:49 +00:00
|
|
|
select SUPPORT_SPL
|
2017-06-03 09:10:14 +00:00
|
|
|
select SUNXI_DRAM_DW
|
2017-06-03 09:10:16 +00:00
|
|
|
select SUNXI_DRAM_DW_32BIT
|
2021-08-19 03:12:24 +00:00
|
|
|
imply SPL_SYS_I2C_LEGACY
|
2016-11-30 06:57:32 +00:00
|
|
|
|
2022-09-06 14:59:57 +00:00
|
|
|
config MACH_SUN8I_R528
|
|
|
|
bool "sun8i (Allwinner R528)"
|
|
|
|
select CPU_V7A
|
2023-10-12 01:47:56 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
|
|
|
select ARCH_SUPPORT_PSCI
|
|
|
|
select SPL_ARMV7_SET_CORTEX_SMPEN
|
2022-09-06 14:59:57 +00:00
|
|
|
select SUNXI_GEN_NCAT2
|
|
|
|
select SUNXI_NEW_PINCTRL
|
|
|
|
select MMC_SUNXI_HAS_NEW_MODE
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select DRAM_SUN20I_D1
|
|
|
|
|
2017-04-08 07:30:12 +00:00
|
|
|
config MACH_SUN8I_V3S
|
2020-10-26 14:15:59 +00:00
|
|
|
bool "sun8i (Allwinner V3/V3s/S3/S3L)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2017-04-08 07:30:12 +00:00
|
|
|
select CPU_V7_HAS_NONSEC
|
|
|
|
select CPU_V7_HAS_VIRT
|
|
|
|
select ARCH_SUPPORT_PSCI
|
|
|
|
select SUNXI_GEN_SUN6I
|
2017-06-03 09:10:22 +00:00
|
|
|
select SUNXI_DRAM_DW
|
|
|
|
select SUNXI_DRAM_DW_16BIT
|
|
|
|
select SUPPORT_SPL
|
2017-04-08 07:30:12 +00:00
|
|
|
select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
|
|
|
|
|
2015-01-13 18:25:06 +00:00
|
|
|
config MACH_SUN9I
|
|
|
|
bool "sun9i (Allwinner A80)"
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2022-01-23 00:27:19 +00:00
|
|
|
select SPL_ARMV7_SET_CORTEX_SMPEN
|
2018-03-16 18:48:01 +00:00
|
|
|
select DRAM_SUN9I
|
2021-10-08 05:17:21 +00:00
|
|
|
select SPL_I2C
|
2018-01-11 07:53:02 +00:00
|
|
|
select SUN6I_PRCM
|
2015-01-13 18:25:06 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
2016-10-28 10:21:32 +00:00
|
|
|
select SUPPORT_SPL
|
2015-01-13 18:25:06 +00:00
|
|
|
|
2016-05-02 02:28:07 +00:00
|
|
|
config MACH_SUN50I
|
|
|
|
bool "sun50i (Allwinner A64)"
|
|
|
|
select ARM64
|
2018-11-06 04:24:30 +00:00
|
|
|
select SUN6I_PRCM
|
2017-03-27 17:22:31 +00:00
|
|
|
select SUNXI_DE2
|
2016-05-02 02:28:07 +00:00
|
|
|
select SUNXI_GEN_SUN6I
|
2018-11-10 04:41:46 +00:00
|
|
|
select MMC_SUNXI_HAS_NEW_MODE
|
2017-01-02 11:48:45 +00:00
|
|
|
select SUPPORT_SPL
|
2017-06-03 09:10:14 +00:00
|
|
|
select SUNXI_DRAM_DW
|
2017-06-03 09:10:16 +00:00
|
|
|
select SUNXI_DRAM_DW_32BIT
|
2017-04-26 00:32:48 +00:00
|
|
|
select FIT
|
|
|
|
select SPL_LOAD_FIT
|
2018-06-27 00:42:53 +00:00
|
|
|
select SUNXI_A64_TIMER_ERRATUM
|
2016-05-02 02:28:07 +00:00
|
|
|
|
2017-02-16 01:20:28 +00:00
|
|
|
config MACH_SUN50I_H5
|
|
|
|
bool "sun50i (Allwinner H5)"
|
|
|
|
select ARM64
|
|
|
|
select MACH_SUNXI_H3_H5
|
2021-05-05 09:04:41 +00:00
|
|
|
select MMC_SUNXI_HAS_NEW_MODE
|
2017-04-26 00:32:48 +00:00
|
|
|
select FIT
|
|
|
|
select SPL_LOAD_FIT
|
2017-02-16 01:20:28 +00:00
|
|
|
|
2018-07-21 08:20:31 +00:00
|
|
|
config MACH_SUN50I_H6
|
|
|
|
bool "sun50i (Allwinner H6)"
|
|
|
|
select ARM64
|
|
|
|
select DRAM_SUN50I_H6
|
2021-01-11 20:11:34 +00:00
|
|
|
select SUN50I_GEN_H6
|
2018-07-21 08:20:31 +00:00
|
|
|
|
2021-01-11 20:11:46 +00:00
|
|
|
config MACH_SUN50I_H616
|
|
|
|
bool "sun50i (Allwinner H616)"
|
|
|
|
select ARM64
|
|
|
|
select DRAM_SUN50I_H616
|
|
|
|
select SUN50I_GEN_H6
|
|
|
|
|
2014-10-24 20:20:44 +00:00
|
|
|
endchoice
|
2014-10-03 12:16:29 +00:00
|
|
|
|
2015-04-06 18:55:39 +00:00
|
|
|
# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
|
|
|
|
config MACH_SUN8I
|
|
|
|
bool
|
2022-01-23 00:27:19 +00:00
|
|
|
select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
|
2018-01-11 07:53:02 +00:00
|
|
|
select SUN6I_PRCM
|
2017-03-02 08:03:06 +00:00
|
|
|
default y if MACH_SUN8I_A23
|
|
|
|
default y if MACH_SUN8I_A33
|
|
|
|
default y if MACH_SUN8I_A83T
|
|
|
|
default y if MACH_SUNXI_H3_H5
|
2016-11-30 06:57:32 +00:00
|
|
|
default y if MACH_SUN8I_R40
|
2017-04-08 07:30:12 +00:00
|
|
|
default y if MACH_SUN8I_V3S
|
2015-04-06 18:55:39 +00:00
|
|
|
|
2017-01-02 11:48:35 +00:00
|
|
|
config RESERVE_ALLWINNER_BOOT0_HEADER
|
|
|
|
bool "reserve space for Allwinner boot0 header"
|
|
|
|
select ENABLE_ARM_SOC_BOOT0_HOOK
|
|
|
|
---help---
|
|
|
|
Prepend a 1536 byte (empty) header to the U-Boot image file, to be
|
|
|
|
filled with magic values post build. The Allwinner provided boot0
|
|
|
|
blob relies on this information to load and execute U-Boot.
|
|
|
|
Only needed on 64-bit Allwinner boards so far when using boot0.
|
|
|
|
|
2017-01-02 11:48:36 +00:00
|
|
|
config ARM_BOOT_HOOK_RMR
|
|
|
|
bool
|
|
|
|
depends on ARM64
|
|
|
|
default y
|
|
|
|
select ENABLE_ARM_SOC_BOOT0_HOOK
|
|
|
|
---help---
|
|
|
|
Insert some ARM32 code at the very beginning of the U-Boot binary
|
|
|
|
which uses an RMR register write to bring the core into AArch64 mode.
|
|
|
|
The very first instruction acts as a switch, since it's carefully
|
|
|
|
chosen to be a NOP in one mode and a branch in the other, so the
|
|
|
|
code would only be executed if not already in AArch64.
|
|
|
|
This allows both the SPL and the U-Boot proper to be entered in
|
|
|
|
either mode and switch to AArch64 if needed.
|
|
|
|
|
2023-06-07 00:07:44 +00:00
|
|
|
if SUNXI_DRAM_DW || DRAM_SUN50I_H6 || DRAM_SUN50I_H616
|
2017-06-03 09:10:18 +00:00
|
|
|
config SUNXI_DRAM_DDR3
|
|
|
|
bool
|
|
|
|
|
2017-06-03 09:10:20 +00:00
|
|
|
config SUNXI_DRAM_DDR2
|
|
|
|
bool
|
|
|
|
|
2017-06-03 09:10:23 +00:00
|
|
|
config SUNXI_DRAM_LPDDR3
|
|
|
|
bool
|
|
|
|
|
2023-11-11 09:10:00 +00:00
|
|
|
config SUNXI_DRAM_LPDDR4
|
|
|
|
bool
|
|
|
|
|
2017-06-03 09:10:18 +00:00
|
|
|
choice
|
|
|
|
prompt "DRAM Type and Timing"
|
2017-06-03 09:10:21 +00:00
|
|
|
default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
|
|
|
|
default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
|
2017-06-03 09:10:18 +00:00
|
|
|
|
|
|
|
config SUNXI_DRAM_DDR3_1333
|
|
|
|
bool "DDR3 1333"
|
|
|
|
select SUNXI_DRAM_DDR3
|
|
|
|
---help---
|
|
|
|
This option is the original only supported memory type, which suits
|
|
|
|
many H3/H5/A64 boards available now.
|
|
|
|
|
2017-06-03 09:10:24 +00:00
|
|
|
config SUNXI_DRAM_LPDDR3_STOCK
|
|
|
|
bool "LPDDR3 with Allwinner stock configuration"
|
|
|
|
select SUNXI_DRAM_LPDDR3
|
|
|
|
---help---
|
|
|
|
This option is the LPDDR3 timing used by the stock boot0 by
|
|
|
|
Allwinner.
|
|
|
|
|
2019-07-15 01:27:06 +00:00
|
|
|
config SUNXI_DRAM_H6_LPDDR3
|
|
|
|
bool "LPDDR3 DRAM chips on the H6 DRAM controller"
|
|
|
|
select SUNXI_DRAM_LPDDR3
|
|
|
|
depends on DRAM_SUN50I_H6
|
|
|
|
---help---
|
|
|
|
This option is the LPDDR3 timing used by the stock boot0 by
|
|
|
|
Allwinner.
|
|
|
|
|
2019-07-15 01:27:08 +00:00
|
|
|
config SUNXI_DRAM_H6_DDR3_1333
|
|
|
|
bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
|
|
|
|
select SUNXI_DRAM_DDR3
|
|
|
|
depends on DRAM_SUN50I_H6
|
|
|
|
---help---
|
|
|
|
This option is the DDR3 timing used by the boot0 on H6 TV boxes
|
|
|
|
which use a DDR3-1333 timing.
|
|
|
|
|
2023-06-07 00:07:45 +00:00
|
|
|
config SUNXI_DRAM_H616_LPDDR3
|
|
|
|
bool "LPDDR3 DRAM chips on the H616 DRAM controller"
|
|
|
|
select SUNXI_DRAM_LPDDR3
|
|
|
|
depends on DRAM_SUN50I_H616
|
|
|
|
help
|
|
|
|
This option is the LPDDR3 timing used by the stock boot0 by
|
|
|
|
Allwinner.
|
|
|
|
|
2023-11-11 09:10:00 +00:00
|
|
|
config SUNXI_DRAM_H616_LPDDR4
|
|
|
|
bool "LPDDR4 DRAM chips on the H616 DRAM controller"
|
|
|
|
select SUNXI_DRAM_LPDDR4
|
|
|
|
depends on DRAM_SUN50I_H616
|
|
|
|
help
|
|
|
|
This option is the LPDDR4 timing used by the stock boot0 by
|
|
|
|
Allwinner.
|
|
|
|
|
2023-06-07 00:07:44 +00:00
|
|
|
config SUNXI_DRAM_H616_DDR3_1333
|
|
|
|
bool "DDR3-1333 boot0 timings on the H616 DRAM controller"
|
|
|
|
select SUNXI_DRAM_DDR3
|
|
|
|
depends on DRAM_SUN50I_H616
|
|
|
|
help
|
|
|
|
This option is the DDR3 timing used by the boot0 on H616 TV boxes
|
|
|
|
which use a DDR3-1333 timing.
|
|
|
|
|
2017-06-03 09:10:20 +00:00
|
|
|
config SUNXI_DRAM_DDR2_V3S
|
|
|
|
bool "DDR2 found in V3s chip"
|
|
|
|
select SUNXI_DRAM_DDR2
|
2017-06-03 09:10:21 +00:00
|
|
|
depends on MACH_SUN8I_V3S
|
2017-06-03 09:10:20 +00:00
|
|
|
---help---
|
|
|
|
This option is only for the DDR2 memory chip which is co-packaged in
|
|
|
|
Allwinner V3s SoC.
|
|
|
|
|
2017-06-03 09:10:18 +00:00
|
|
|
endchoice
|
|
|
|
endif
|
|
|
|
|
2016-01-11 17:20:58 +00:00
|
|
|
config DRAM_TYPE
|
|
|
|
int "sunxi dram type"
|
|
|
|
depends on MACH_SUN8I_A83T
|
|
|
|
default 3
|
|
|
|
---help---
|
|
|
|
Set the dram type, 3: DDR3, 7: LPDDR3
|
2015-04-06 18:55:39 +00:00
|
|
|
|
2014-11-15 18:46:39 +00:00
|
|
|
config DRAM_CLK
|
2015-01-17 13:24:55 +00:00
|
|
|
int "sunxi dram clock speed"
|
2016-10-28 10:21:28 +00:00
|
|
|
default 792 if MACH_SUN9I
|
2016-11-30 08:58:35 +00:00
|
|
|
default 648 if MACH_SUN8I_R40
|
2015-01-17 13:24:55 +00:00
|
|
|
default 312 if MACH_SUN6I || MACH_SUN8I
|
2017-06-03 09:10:22 +00:00
|
|
|
default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
|
|
|
|
MACH_SUN8I_V3S
|
2017-01-02 11:48:37 +00:00
|
|
|
default 672 if MACH_SUN50I
|
2018-07-21 08:20:31 +00:00
|
|
|
default 744 if MACH_SUN50I_H6
|
2021-01-11 20:11:43 +00:00
|
|
|
default 720 if MACH_SUN50I_H616
|
2014-11-15 18:46:39 +00:00
|
|
|
---help---
|
2016-10-28 10:21:28 +00:00
|
|
|
Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
|
|
|
|
must be a multiple of 24. For the sun9i (A80), the tested values
|
|
|
|
(for DDR3-1600) are 312 to 792.
|
2014-11-15 18:46:39 +00:00
|
|
|
|
2015-01-31 22:27:06 +00:00
|
|
|
if MACH_SUN5I || MACH_SUN7I
|
|
|
|
config DRAM_MBUS_CLK
|
|
|
|
int "sunxi mbus clock speed"
|
|
|
|
default 300
|
|
|
|
---help---
|
|
|
|
Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
|
|
|
|
|
|
|
|
endif
|
|
|
|
|
2014-11-15 18:46:39 +00:00
|
|
|
config DRAM_ZQ
|
2015-01-17 13:24:55 +00:00
|
|
|
int "sunxi dram zq value"
|
2021-01-11 20:11:43 +00:00
|
|
|
depends on !MACH_SUN50I_H616
|
2019-03-14 10:36:14 +00:00
|
|
|
default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
|
2019-03-14 10:36:15 +00:00
|
|
|
MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
|
2015-01-17 13:24:55 +00:00
|
|
|
default 127 if MACH_SUN7I
|
2017-06-03 09:10:22 +00:00
|
|
|
default 14779 if MACH_SUN8I_V3S
|
2019-03-14 10:36:15 +00:00
|
|
|
default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
|
2016-10-28 10:21:36 +00:00
|
|
|
default 4145117 if MACH_SUN9I
|
2017-01-02 11:48:37 +00:00
|
|
|
default 3881915 if MACH_SUN50I
|
2014-11-15 18:46:39 +00:00
|
|
|
---help---
|
2015-01-25 10:29:27 +00:00
|
|
|
Set the dram zq value.
|
2015-01-17 13:24:55 +00:00
|
|
|
|
2015-05-13 13:00:46 +00:00
|
|
|
config DRAM_ODT_EN
|
|
|
|
bool "sunxi dram odt enable"
|
2023-04-10 08:21:14 +00:00
|
|
|
depends on !MACH_SUN50I_H616
|
2015-05-13 13:00:46 +00:00
|
|
|
default y if MACH_SUN8I_A23
|
2019-03-14 10:36:16 +00:00
|
|
|
default y if MACH_SUNXI_H3_H5
|
2016-11-30 08:58:35 +00:00
|
|
|
default y if MACH_SUN8I_R40
|
2017-01-02 11:48:45 +00:00
|
|
|
default y if MACH_SUN50I
|
2018-07-21 08:20:31 +00:00
|
|
|
default y if MACH_SUN50I_H6
|
2015-05-13 13:00:46 +00:00
|
|
|
---help---
|
|
|
|
Select this to enable dram odt (on die termination).
|
|
|
|
|
2015-01-17 13:24:55 +00:00
|
|
|
if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
|
|
|
|
config DRAM_EMR1
|
|
|
|
int "sunxi dram emr1 value"
|
|
|
|
default 0 if MACH_SUN4I
|
|
|
|
default 4 if MACH_SUN5I || MACH_SUN7I
|
|
|
|
---help---
|
2015-01-25 10:29:27 +00:00
|
|
|
Set the dram controller emr1 value.
|
2015-01-31 22:27:05 +00:00
|
|
|
|
2015-01-31 22:27:06 +00:00
|
|
|
config DRAM_TPR3
|
|
|
|
hex "sunxi dram tpr3 value"
|
2023-08-02 15:09:43 +00:00
|
|
|
default 0x0
|
2015-01-31 22:27:06 +00:00
|
|
|
---help---
|
|
|
|
Set the dram controller tpr3 parameter. This parameter configures
|
|
|
|
the delay on the command lane and also phase shifts, which are
|
|
|
|
applied for sampling incoming read data. The default value 0
|
|
|
|
means that no phase/delay adjustments are necessary. Properly
|
|
|
|
configuring this parameter increases reliability at high DRAM
|
|
|
|
clock speeds.
|
|
|
|
|
|
|
|
config DRAM_DQS_GATING_DELAY
|
|
|
|
hex "sunxi dram dqs_gating_delay value"
|
2023-08-02 15:09:43 +00:00
|
|
|
default 0x0
|
2015-01-31 22:27:06 +00:00
|
|
|
---help---
|
|
|
|
Set the dram controller dqs_gating_delay parmeter. Each byte
|
|
|
|
encodes the DQS gating delay for each byte lane. The delay
|
|
|
|
granularity is 1/4 cycle. For example, the value 0x05060606
|
|
|
|
means that the delay is 5 quarter-cycles for one lane (1.25
|
|
|
|
cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
|
|
|
|
The default value 0 means autodetection. The results of hardware
|
|
|
|
autodetection are not very reliable and depend on the chip
|
|
|
|
temperature (sometimes producing different results on cold start
|
|
|
|
and warm reboot). But the accuracy of hardware autodetection
|
|
|
|
is usually good enough, unless running at really high DRAM
|
|
|
|
clocks speeds (up to 600MHz). If unsure, keep as 0.
|
|
|
|
|
2015-01-31 22:27:05 +00:00
|
|
|
choice
|
|
|
|
prompt "sunxi dram timings"
|
|
|
|
default DRAM_TIMINGS_VENDOR_MAGIC
|
|
|
|
---help---
|
|
|
|
Select the timings of the DDR3 chips.
|
|
|
|
|
|
|
|
config DRAM_TIMINGS_VENDOR_MAGIC
|
|
|
|
bool "Magic vendor timings from Android"
|
|
|
|
---help---
|
|
|
|
The same DRAM timings as in the Allwinner boot0 bootloader.
|
|
|
|
|
|
|
|
config DRAM_TIMINGS_DDR3_1066F_1333H
|
|
|
|
bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
|
|
|
|
---help---
|
|
|
|
Use the timings of the standard JEDEC DDR3-1066F speed bin for
|
|
|
|
DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
|
|
|
|
for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
|
|
|
|
used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
|
|
|
|
or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
|
|
|
|
that down binning to DDR3-1066F is supported (because DDR3-1066F
|
|
|
|
uses a bit faster timings than DDR3-1333H).
|
|
|
|
|
|
|
|
config DRAM_TIMINGS_DDR3_800E_1066G_1333J
|
|
|
|
bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
|
|
|
|
---help---
|
|
|
|
Use the timings of the slowest possible JEDEC speed bin for the
|
|
|
|
selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
|
|
|
|
DDR3-800E, DDR3-1066G or DDR3-1333J.
|
|
|
|
|
|
|
|
endchoice
|
|
|
|
|
2014-11-15 18:46:39 +00:00
|
|
|
endif
|
|
|
|
|
2015-05-13 13:00:46 +00:00
|
|
|
if MACH_SUN8I_A23
|
|
|
|
config DRAM_ODT_CORRECTION
|
|
|
|
int "sunxi dram odt correction value"
|
|
|
|
default 0
|
|
|
|
---help---
|
|
|
|
Set the dram odt correction value (range -255 - 255). In allwinner
|
|
|
|
fex files, this option is found in bits 8-15 of the u32 odt_en variable
|
|
|
|
in the [dram] section. When bit 31 of the odt_en variable is set
|
|
|
|
then the correction is negative. Usually the value for this is 0.
|
|
|
|
endif
|
|
|
|
|
2015-03-28 10:26:38 +00:00
|
|
|
config SYS_CLK_FREQ
|
2022-01-29 15:23:07 +00:00
|
|
|
default 408000000 if MACH_SUNIV
|
2017-03-02 08:03:06 +00:00
|
|
|
default 1008000000 if MACH_SUN4I
|
|
|
|
default 1008000000 if MACH_SUN5I
|
|
|
|
default 1008000000 if MACH_SUN6I
|
2015-03-28 10:26:38 +00:00
|
|
|
default 912000000 if MACH_SUN7I
|
2017-10-30 23:36:28 +00:00
|
|
|
default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
|
2017-03-02 08:03:06 +00:00
|
|
|
default 1008000000 if MACH_SUN8I
|
|
|
|
default 1008000000 if MACH_SUN9I
|
2018-07-21 08:20:31 +00:00
|
|
|
default 888000000 if MACH_SUN50I_H6
|
2021-01-11 20:11:46 +00:00
|
|
|
default 1008000000 if MACH_SUN50I_H616
|
2022-09-06 14:59:57 +00:00
|
|
|
default 1008000000 if MACH_SUN8I_R528
|
2015-03-28 10:26:38 +00:00
|
|
|
|
2014-10-03 12:16:29 +00:00
|
|
|
config SYS_CONFIG_NAME
|
2022-01-29 15:23:07 +00:00
|
|
|
default "suniv" if MACH_SUNIV
|
2014-10-24 20:20:45 +00:00
|
|
|
default "sun4i" if MACH_SUN4I
|
|
|
|
default "sun5i" if MACH_SUN5I
|
|
|
|
default "sun6i" if MACH_SUN6I
|
|
|
|
default "sun7i" if MACH_SUN7I
|
|
|
|
default "sun8i" if MACH_SUN8I
|
2022-09-06 14:59:57 +00:00
|
|
|
default "sun8i" if MACH_SUN8I_R528
|
2015-01-13 18:25:06 +00:00
|
|
|
default "sun9i" if MACH_SUN9I
|
2016-03-29 15:29:10 +00:00
|
|
|
default "sun50i" if MACH_SUN50I
|
2018-07-21 08:20:31 +00:00
|
|
|
default "sun50i" if MACH_SUN50I_H6
|
2021-01-11 20:11:46 +00:00
|
|
|
default "sun50i" if MACH_SUN50I_H616
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config SYS_BOARD
|
|
|
|
default "sunxi"
|
|
|
|
|
|
|
|
config SYS_SOC
|
|
|
|
default "sunxi"
|
|
|
|
|
2022-07-02 23:47:20 +00:00
|
|
|
config SUNXI_MINIMUM_DRAM_MB
|
|
|
|
int "minimum DRAM size"
|
|
|
|
default 32 if MACH_SUNIV
|
|
|
|
default 64 if MACH_SUN8I_V3S
|
|
|
|
default 256
|
|
|
|
---help---
|
|
|
|
Minimum DRAM size expected on the board. Traditionally we assumed
|
|
|
|
256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
|
|
|
|
we have smaller sizes, though, so that U-Boot's own load address and
|
|
|
|
the default payload addresses must be shifted down.
|
|
|
|
This is expected to be fixed by the SoC selection.
|
|
|
|
|
2014-12-25 00:34:47 +00:00
|
|
|
config UART0_PORT_F
|
|
|
|
bool "UART0 on MicroSD breakout board"
|
|
|
|
---help---
|
|
|
|
Repurpose the SD card slot for getting access to the UART0 serial
|
|
|
|
console. Primarily useful only for low level u-boot debugging on
|
|
|
|
tablets, where normal UART0 is difficult to access and requires
|
|
|
|
device disassembly and/or soldering. As the SD card can't be used
|
|
|
|
at the same time, the system can be only booted in the FEL mode.
|
|
|
|
Only enable this if you really know what you are doing.
|
|
|
|
|
2014-10-22 12:56:36 +00:00
|
|
|
config OLD_SUNXI_KERNEL_COMPAT
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Enable workarounds for booting old kernels"
|
2014-10-22 12:56:36 +00:00
|
|
|
---help---
|
|
|
|
Set this to enable various workarounds for old kernels, this results in
|
|
|
|
sub-optimal settings for newer kernels, only enable if needed.
|
|
|
|
|
2021-09-12 15:28:35 +00:00
|
|
|
config MMC1_PINS_PH
|
|
|
|
bool "Pins for mmc1 are on Port H"
|
|
|
|
depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
|
2015-03-22 17:12:23 +00:00
|
|
|
---help---
|
2021-09-12 15:28:35 +00:00
|
|
|
Select this option for boards where mmc1 uses the Port H pinmux.
|
2015-03-22 17:12:23 +00:00
|
|
|
|
2014-10-02 18:43:50 +00:00
|
|
|
config MMC_SUNXI_SLOT_EXTRA
|
|
|
|
int "mmc extra slot number"
|
|
|
|
default -1
|
|
|
|
---help---
|
|
|
|
sunxi builds always enable mmc0, some boards also have a second sdcard
|
|
|
|
slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
|
|
|
|
support for this.
|
|
|
|
|
2015-01-07 14:26:06 +00:00
|
|
|
config USB0_VBUS_PIN
|
|
|
|
string "Vbus enable pin for usb0 (otg)"
|
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the Vbus enable pin for usb0 (otg). This takes a string in the
|
|
|
|
format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
|
|
|
|
|
2015-02-16 21:13:43 +00:00
|
|
|
config USB0_VBUS_DET
|
|
|
|
string "Vbus detect pin for usb0 (otg)"
|
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the Vbus detect pin for usb0 (otg). This takes a string in the
|
|
|
|
format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
|
|
|
|
|
2015-06-14 15:29:53 +00:00
|
|
|
config USB0_ID_DET
|
|
|
|
string "ID detect pin for usb0 (otg)"
|
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the ID detect pin for usb0 (otg). This takes a string in the
|
|
|
|
format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
|
|
|
|
|
2014-11-07 15:09:00 +00:00
|
|
|
config USB1_VBUS_PIN
|
|
|
|
string "Vbus enable pin for usb1 (ehci0)"
|
|
|
|
default "PH6" if MACH_SUN4I || MACH_SUN7I
|
2014-11-07 13:51:12 +00:00
|
|
|
default "PH27" if MACH_SUN6I
|
2014-11-07 15:09:00 +00:00
|
|
|
---help---
|
|
|
|
Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
|
|
|
|
a string in the format understood by sunxi_name_to_gpio, e.g.
|
|
|
|
PH1 for pin 1 of port H.
|
|
|
|
|
|
|
|
config USB2_VBUS_PIN
|
|
|
|
string "Vbus enable pin for usb2 (ehci1)"
|
|
|
|
default "PH3" if MACH_SUN4I || MACH_SUN7I
|
2014-11-07 13:51:12 +00:00
|
|
|
default "PH24" if MACH_SUN6I
|
2014-11-07 15:09:00 +00:00
|
|
|
---help---
|
|
|
|
See USB1_VBUS_PIN help text.
|
|
|
|
|
2016-03-18 07:42:01 +00:00
|
|
|
config USB3_VBUS_PIN
|
|
|
|
string "Vbus enable pin for usb3 (ehci2)"
|
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
See USB1_VBUS_PIN help text.
|
|
|
|
|
2015-04-10 21:09:52 +00:00
|
|
|
config I2C0_ENABLE
|
|
|
|
bool "Enable I2C/TWI controller 0"
|
2016-11-30 07:30:30 +00:00
|
|
|
default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
|
2015-04-10 21:09:52 +00:00
|
|
|
default n if MACH_SUN6I || MACH_SUN8I
|
2016-05-15 11:51:58 +00:00
|
|
|
select CMD_I2C
|
2015-04-10 21:09:52 +00:00
|
|
|
---help---
|
|
|
|
This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
|
|
|
|
its clock and setting up the bus. This is especially useful on devices
|
|
|
|
with slaves connected to the bus or with pins exposed through e.g. an
|
|
|
|
expansion port/header.
|
|
|
|
|
|
|
|
config I2C1_ENABLE
|
|
|
|
bool "Enable I2C/TWI controller 1"
|
2016-05-15 11:51:58 +00:00
|
|
|
select CMD_I2C
|
2015-04-10 21:09:52 +00:00
|
|
|
---help---
|
|
|
|
See I2C0_ENABLE help text.
|
|
|
|
|
2021-01-11 20:11:38 +00:00
|
|
|
if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
|
2016-01-14 13:06:26 +00:00
|
|
|
config R_I2C_ENABLE
|
|
|
|
bool "Enable the PRCM I2C/TWI controller"
|
2016-02-23 17:47:19 +00:00
|
|
|
# This is used for the pmic on H3
|
|
|
|
default y if SY8106A_POWER
|
2016-05-15 11:51:58 +00:00
|
|
|
select CMD_I2C
|
2016-01-14 13:06:26 +00:00
|
|
|
---help---
|
|
|
|
Set this to y to enable the I2C controller which is part of the PRCM.
|
2016-02-23 17:47:19 +00:00
|
|
|
endif
|
2016-01-14 13:06:26 +00:00
|
|
|
|
2015-04-25 15:25:14 +00:00
|
|
|
config AXP_GPIO
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Enable support for gpio-s on axp PMICs"
|
2021-10-08 05:17:19 +00:00
|
|
|
depends on AXP_PMIC_BUS
|
2015-04-25 15:25:14 +00:00
|
|
|
---help---
|
|
|
|
Say Y here to enable support for the gpio pins of the axp PMIC ICs.
|
|
|
|
|
2022-01-21 13:37:32 +00:00
|
|
|
config AXP_DISABLE_BOOT_ON_POWERON
|
|
|
|
bool "Disable device boot on power plug-in"
|
|
|
|
depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
|
|
|
|
---help---
|
|
|
|
Say Y here to prevent the device from booting up because of a plug-in
|
|
|
|
event. When set, the device will boot into the SPL briefly to
|
|
|
|
determine why it was powered on, and if it was determined because of
|
|
|
|
a plug-in event instead of a button press event it will shut back off.
|
|
|
|
|
2017-10-26 03:14:44 +00:00
|
|
|
config VIDEO_SUNXI
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Enable graphical uboot console on HDMI, LCD or VGA"
|
2017-03-02 08:03:06 +00:00
|
|
|
depends on !MACH_SUN8I_A83T
|
|
|
|
depends on !MACH_SUNXI_H3_H5
|
2016-11-30 06:57:32 +00:00
|
|
|
depends on !MACH_SUN8I_R40
|
2017-04-08 07:30:12 +00:00
|
|
|
depends on !MACH_SUN8I_V3S
|
2017-03-02 08:03:06 +00:00
|
|
|
depends on !MACH_SUN9I
|
|
|
|
depends on !MACH_SUN50I
|
2021-01-11 20:11:34 +00:00
|
|
|
depends on !SUN50I_GEN_H6
|
2022-10-05 16:54:19 +00:00
|
|
|
depends on !SUNXI_GEN_NCAT2
|
2022-10-18 13:46:31 +00:00
|
|
|
select VIDEO
|
2021-02-22 00:12:34 +00:00
|
|
|
select DISPLAY
|
2017-10-26 03:14:46 +00:00
|
|
|
imply VIDEO_DT_SIMPLEFB
|
2014-08-13 05:55:06 +00:00
|
|
|
default y
|
|
|
|
---help---
|
2021-02-22 00:12:34 +00:00
|
|
|
Say Y here to add support for using a graphical console on the HDMI,
|
|
|
|
LCD or VGA output found on older sunxi devices. This will also provide
|
|
|
|
a simple_framebuffer device for Linux.
|
2014-12-21 15:28:32 +00:00
|
|
|
|
2014-12-23 22:04:35 +00:00
|
|
|
config VIDEO_HDMI
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "HDMI output support"
|
2022-01-29 15:23:07 +00:00
|
|
|
depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
|
2014-12-23 22:04:35 +00:00
|
|
|
default y
|
|
|
|
---help---
|
|
|
|
Say Y here to add support for outputting video over HDMI.
|
|
|
|
|
2014-12-25 12:58:06 +00:00
|
|
|
config VIDEO_VGA
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "VGA output support"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
|
2014-12-25 12:58:06 +00:00
|
|
|
---help---
|
|
|
|
Say Y here to add support for outputting video over VGA.
|
|
|
|
|
2014-12-24 11:17:07 +00:00
|
|
|
config VIDEO_VGA_VIA_LCD
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "VGA via LCD controller support"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
|
2014-12-24 11:17:07 +00:00
|
|
|
---help---
|
|
|
|
Say Y here to add support for external DACs connected to the parallel
|
|
|
|
LCD interface driving a VGA connector, such as found on the
|
|
|
|
Olimex A13 boards.
|
|
|
|
|
2015-01-25 14:33:07 +00:00
|
|
|
config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Force sync active high for VGA via LCD controller support"
|
2015-01-25 14:33:07 +00:00
|
|
|
depends on VIDEO_VGA_VIA_LCD
|
|
|
|
---help---
|
|
|
|
Say Y here if you've a board which uses opendrain drivers for the vga
|
|
|
|
hsync and vsync signals. Opendrain drivers cannot generate steep enough
|
|
|
|
positive edges for a stable video output, so on boards with opendrain
|
|
|
|
drivers the sync signals must always be active high.
|
|
|
|
|
2015-01-12 10:02:11 +00:00
|
|
|
config VIDEO_VGA_EXTERNAL_DAC_EN
|
|
|
|
string "LCD panel power enable pin"
|
|
|
|
depends on VIDEO_VGA_VIA_LCD
|
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the enable pin for the external VGA DAC. This takes a string in the
|
|
|
|
format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
|
|
|
|
|
2015-08-03 17:20:26 +00:00
|
|
|
config VIDEO_COMPOSITE
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Composite video output support"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
|
2015-08-03 17:20:26 +00:00
|
|
|
---help---
|
|
|
|
Say Y here to add support for outputting composite video.
|
|
|
|
|
2014-12-21 15:28:32 +00:00
|
|
|
config VIDEO_LCD_MODE
|
|
|
|
string "LCD panel timing details"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2014-12-21 15:28:32 +00:00
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
LCD panel timing details string, leave empty if there is no LCD panel.
|
|
|
|
This is in drivers/video/videomodes.c: video_get_params() format, e.g.
|
|
|
|
x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
|
2015-08-16 09:23:42 +00:00
|
|
|
Also see: http://linux-sunxi.org/LCD
|
2014-12-21 15:28:32 +00:00
|
|
|
|
2015-01-13 12:21:46 +00:00
|
|
|
config VIDEO_LCD_DCLK_PHASE
|
|
|
|
int "LCD panel display clock phase"
|
2022-10-18 13:46:31 +00:00
|
|
|
depends on VIDEO_SUNXI || VIDEO
|
2015-01-13 12:21:46 +00:00
|
|
|
default 1
|
2022-07-03 18:49:24 +00:00
|
|
|
range 0 3
|
2015-01-13 12:21:46 +00:00
|
|
|
---help---
|
2022-07-03 18:49:24 +00:00
|
|
|
Select LCD panel display clock phase shift
|
2015-01-13 12:21:46 +00:00
|
|
|
|
2014-12-21 15:28:32 +00:00
|
|
|
config VIDEO_LCD_POWER
|
|
|
|
string "LCD panel power enable pin"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2014-12-21 15:28:32 +00:00
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the power enable pin for the LCD panel. This takes a string in the
|
|
|
|
format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
|
|
|
|
|
2015-02-16 16:26:41 +00:00
|
|
|
config VIDEO_LCD_RESET
|
|
|
|
string "LCD panel reset pin"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2015-02-16 16:26:41 +00:00
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the reset pin for the LCD panel. This takes a string in the format
|
|
|
|
understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
|
|
|
|
|
2014-12-21 15:28:32 +00:00
|
|
|
config VIDEO_LCD_BL_EN
|
|
|
|
string "LCD panel backlight enable pin"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2014-12-21 15:28:32 +00:00
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the backlight enable pin for the LCD panel. This takes a string in the
|
|
|
|
the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
|
|
|
|
port H.
|
|
|
|
|
|
|
|
config VIDEO_LCD_BL_PWM
|
|
|
|
string "LCD panel backlight pwm pin"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2014-12-21 15:28:32 +00:00
|
|
|
default ""
|
|
|
|
---help---
|
|
|
|
Set the backlight pwm pin for the LCD panel. This takes a string in the
|
|
|
|
format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
|
2014-08-13 05:55:06 +00:00
|
|
|
|
2015-01-22 20:02:42 +00:00
|
|
|
config VIDEO_LCD_BL_PWM_ACTIVE_LOW
|
|
|
|
bool "LCD panel backlight pwm is inverted"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2015-01-22 20:02:42 +00:00
|
|
|
default y
|
|
|
|
---help---
|
|
|
|
Set this if the backlight pwm output is active low.
|
|
|
|
|
2015-02-16 16:23:25 +00:00
|
|
|
config VIDEO_LCD_PANEL_I2C
|
|
|
|
bool "LCD panel needs to be configured via i2c"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2021-10-08 05:17:24 +00:00
|
|
|
select DM_I2C_GPIO
|
2015-02-16 16:23:25 +00:00
|
|
|
---help---
|
|
|
|
Say y here if the LCD panel needs to be configured via i2c. This
|
|
|
|
will add a bitbang i2c controller using gpios to talk to the LCD.
|
|
|
|
|
2021-10-08 05:17:24 +00:00
|
|
|
config VIDEO_LCD_PANEL_I2C_NAME
|
|
|
|
string "LCD panel i2c interface node name"
|
2015-02-16 16:23:25 +00:00
|
|
|
depends on VIDEO_LCD_PANEL_I2C
|
2022-04-27 20:31:24 +00:00
|
|
|
default "i2c"
|
2015-02-16 16:23:25 +00:00
|
|
|
---help---
|
2021-10-08 05:17:24 +00:00
|
|
|
Set the device tree node name for the LCD i2c interface.
|
2015-01-01 21:04:34 +00:00
|
|
|
|
|
|
|
# Note only one of these may be selected at a time! But hidden choices are
|
|
|
|
# not supported by Kconfig
|
|
|
|
config VIDEO_LCD_IF_PARALLEL
|
|
|
|
bool
|
|
|
|
|
|
|
|
config VIDEO_LCD_IF_LVDS
|
|
|
|
bool
|
|
|
|
|
2017-03-27 17:22:31 +00:00
|
|
|
config SUNXI_DE2
|
|
|
|
bool
|
|
|
|
|
2017-03-27 17:22:32 +00:00
|
|
|
config VIDEO_DE2
|
|
|
|
bool "Display Engine 2 video driver"
|
|
|
|
depends on SUNXI_DE2
|
2022-10-18 13:46:31 +00:00
|
|
|
select VIDEO
|
2017-03-27 17:22:32 +00:00
|
|
|
select DISPLAY
|
2021-03-06 19:54:19 +00:00
|
|
|
select VIDEO_DW_HDMI
|
2017-10-26 03:14:47 +00:00
|
|
|
imply VIDEO_DT_SIMPLEFB
|
2017-03-27 17:22:32 +00:00
|
|
|
default y
|
|
|
|
---help---
|
|
|
|
Say y here if you want to build DE2 video driver which is present on
|
|
|
|
newer SoCs. Currently only HDMI output is supported.
|
|
|
|
|
2015-01-01 21:04:34 +00:00
|
|
|
|
|
|
|
choice
|
|
|
|
prompt "LCD panel support"
|
2017-10-26 03:14:44 +00:00
|
|
|
depends on VIDEO_SUNXI
|
2015-01-01 21:04:34 +00:00
|
|
|
---help---
|
|
|
|
Select which type of LCD panel to support.
|
|
|
|
|
|
|
|
config VIDEO_LCD_PANEL_PARALLEL
|
|
|
|
bool "Generic parallel interface LCD panel"
|
|
|
|
select VIDEO_LCD_IF_PARALLEL
|
|
|
|
|
|
|
|
config VIDEO_LCD_PANEL_LVDS
|
|
|
|
bool "Generic lvds interface LCD panel"
|
|
|
|
select VIDEO_LCD_IF_LVDS
|
|
|
|
|
2015-01-19 03:23:33 +00:00
|
|
|
config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
|
|
|
|
bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
|
|
|
|
select VIDEO_LCD_SSD2828
|
|
|
|
select VIDEO_LCD_IF_PARALLEL
|
|
|
|
---help---
|
2015-08-08 14:13:53 +00:00
|
|
|
7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
|
|
|
|
|
|
|
|
config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
|
|
|
|
bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
|
|
|
|
select VIDEO_LCD_ANX9804
|
|
|
|
select VIDEO_LCD_IF_PARALLEL
|
|
|
|
select VIDEO_LCD_PANEL_I2C
|
|
|
|
---help---
|
|
|
|
Select this for eDP LCD panels with 4 lanes running at 1.62G,
|
|
|
|
connected via an ANX9804 bridge chip.
|
2015-01-19 03:23:33 +00:00
|
|
|
|
2015-01-20 08:23:36 +00:00
|
|
|
config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
|
|
|
|
bool "Hitachi tx18d42vm LCD panel"
|
|
|
|
select VIDEO_LCD_HITACHI_TX18D42VM
|
|
|
|
select VIDEO_LCD_IF_LVDS
|
|
|
|
---help---
|
|
|
|
7.85" 1024x768 Hitachi tx18d42vm LCD panel support
|
|
|
|
|
2015-02-16 16:49:47 +00:00
|
|
|
config VIDEO_LCD_TL059WV5C0
|
|
|
|
bool "tl059wv5c0 LCD panel"
|
|
|
|
select VIDEO_LCD_PANEL_I2C
|
|
|
|
select VIDEO_LCD_IF_PARALLEL
|
|
|
|
---help---
|
|
|
|
6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
|
|
|
|
Aigo M60/M608/M606 tablets.
|
|
|
|
|
2015-01-01 21:04:34 +00:00
|
|
|
endchoice
|
|
|
|
|
2015-01-25 11:10:48 +00:00
|
|
|
config GMAC_TX_DELAY
|
|
|
|
int "GMAC Transmit Clock Delay Chain"
|
|
|
|
default 0
|
|
|
|
---help---
|
|
|
|
Set the GMAC Transmit Clock Delay Chain value.
|
|
|
|
|
2015-09-13 11:02:48 +00:00
|
|
|
config SPL_STACK_R_ADDR
|
2022-01-29 15:23:07 +00:00
|
|
|
default 0x81e00000 if MACH_SUNIV
|
2017-03-02 08:03:06 +00:00
|
|
|
default 0x4fe00000 if MACH_SUN4I
|
|
|
|
default 0x4fe00000 if MACH_SUN5I
|
|
|
|
default 0x4fe00000 if MACH_SUN6I
|
|
|
|
default 0x4fe00000 if MACH_SUN7I
|
|
|
|
default 0x4fe00000 if MACH_SUN8I
|
2015-09-13 11:02:48 +00:00
|
|
|
default 0x2fe00000 if MACH_SUN9I
|
2017-03-02 08:03:06 +00:00
|
|
|
default 0x4fe00000 if MACH_SUN50I
|
2021-01-11 20:11:34 +00:00
|
|
|
default 0x4fe00000 if SUN50I_GEN_H6
|
2022-10-05 16:54:19 +00:00
|
|
|
default 0x4fe00000 if SUNXI_GEN_NCAT2
|
2015-09-13 11:02:48 +00:00
|
|
|
|
2018-02-06 17:12:56 +00:00
|
|
|
config SPL_SPI_SUNXI
|
|
|
|
bool "Support for SPI Flash on Allwinner SoCs in SPL"
|
2020-12-13 20:19:43 +00:00
|
|
|
depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
|
2018-02-06 17:12:56 +00:00
|
|
|
help
|
|
|
|
Enable support for SPI Flash. This option allows SPL to read from
|
|
|
|
sunxi SPI Flash. It uses the same method as the boot ROM, so does
|
|
|
|
not need any extra configuration.
|
|
|
|
|
2018-10-25 09:23:02 +00:00
|
|
|
config PINE64_DT_SELECTION
|
|
|
|
bool "Enable Pine64 device tree selection code"
|
|
|
|
depends on MACH_SUN50I
|
|
|
|
help
|
|
|
|
The original Pine A64 and Pine A64+ are similar but different
|
|
|
|
boards and can be differed by the DRAM size. Pine A64 has
|
|
|
|
512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
|
|
|
|
option, the device tree selection code specific to Pine64 which
|
|
|
|
utilizes the DRAM size will be enabled.
|
|
|
|
|
2020-10-24 15:21:52 +00:00
|
|
|
config PINEPHONE_DT_SELECTION
|
|
|
|
bool "Enable PinePhone device tree selection code"
|
|
|
|
depends on MACH_SUN50I
|
|
|
|
help
|
|
|
|
Enable this option to automatically select the device tree for the
|
|
|
|
correct PinePhone hardware revision during boot.
|
|
|
|
|
2021-10-01 18:29:00 +00:00
|
|
|
config BLUETOOTH_DT_DEVICE_FIXUP
|
|
|
|
string "Fixup the Bluetooth controller address"
|
|
|
|
default ""
|
|
|
|
help
|
|
|
|
This option specifies the DT compatible name of the Bluetooth
|
|
|
|
controller for which to set the "local-bd-address" property.
|
|
|
|
Set this option if your device ships with the Bluetooth controller
|
|
|
|
default address.
|
|
|
|
The used address is "bdaddr" if set, and "ethaddr" with the LSB
|
|
|
|
flipped elsewise.
|
|
|
|
|
2022-03-18 05:00:45 +00:00
|
|
|
source "board/sunxi/Kconfig"
|
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
endif
|
2021-05-04 17:31:27 +00:00
|
|
|
|
|
|
|
config CHIP_DIP_SCAN
|
|
|
|
bool "Enable DIPs detection for CHIP board"
|
|
|
|
select SUPPORT_EXTENSION_SCAN
|
|
|
|
select W1
|
|
|
|
select W1_GPIO
|
|
|
|
select W1_EEPROM
|
|
|
|
select W1_EEPROM_DS24XXX
|
|
|
|
select CMD_EXTENSION
|