2014-07-30 05:08:14 +00:00
|
|
|
menu "mpc85xx CPU"
|
|
|
|
depends on MPC85xx
|
|
|
|
|
|
|
|
config SYS_CPU
|
|
|
|
default "mpc85xx"
|
|
|
|
|
|
|
|
choice
|
|
|
|
prompt "Target select"
|
2015-05-12 19:46:23 +00:00
|
|
|
optional
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_SBC8548
|
|
|
|
bool "Support sbc8548"
|
2016-11-15 21:52:34 +00:00
|
|
|
select ARCH_MPC8548
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_SOCRATES
|
|
|
|
bool "Support socrates"
|
2016-11-15 21:57:15 +00:00
|
|
|
select ARCH_MPC8544
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-18 21:51:01 +00:00
|
|
|
config TARGET_B4420QDS
|
|
|
|
bool "Support B4420QDS"
|
2016-11-18 19:56:57 +00:00
|
|
|
select ARCH_B4420
|
2016-11-18 21:51:01 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
config TARGET_B4860QDS
|
|
|
|
bool "Support B4860QDS"
|
2016-11-18 19:44:43 +00:00
|
|
|
select ARCH_B4860
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_BSC9131RDB
|
|
|
|
bool "Support BSC9131RDB"
|
2016-11-15 22:09:50 +00:00
|
|
|
select ARCH_BSC9131
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_BSC9132QDS
|
|
|
|
bool "Support BSC9132QDS"
|
2016-11-15 22:09:50 +00:00
|
|
|
select ARCH_BSC9132
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_C29XPCIE
|
|
|
|
bool "Support C29XPCIE"
|
2016-11-16 02:44:22 +00:00
|
|
|
select ARCH_C29X
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2014-10-20 08:45:57 +00:00
|
|
|
select SUPPORT_TPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P3041DS
|
|
|
|
bool "Support P3041DS"
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2016-11-18 19:20:40 +00:00
|
|
|
select ARCH_P3041
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P4080DS
|
|
|
|
bool "Support P4080DS"
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2016-11-18 19:24:40 +00:00
|
|
|
select ARCH_P4080
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P5020DS
|
|
|
|
bool "Support P5020DS"
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2016-11-18 19:30:56 +00:00
|
|
|
select ARCH_P5020
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P5040DS
|
|
|
|
bool "Support P5040DS"
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2016-11-18 19:39:36 +00:00
|
|
|
select ARCH_P5040
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8536DS
|
|
|
|
bool "Support MPC8536DS"
|
2016-11-16 19:06:47 +00:00
|
|
|
select ARCH_MPC8536
|
2016-12-28 16:43:40 +00:00
|
|
|
# Use DDR3 controller with DDR2 DIMMs on this board
|
|
|
|
select SYS_FSL_DDRC_GEN3
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8540ADS
|
|
|
|
bool "Support MPC8540ADS"
|
2016-11-16 19:13:06 +00:00
|
|
|
select ARCH_MPC8540
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8541CDS
|
|
|
|
bool "Support MPC8541CDS"
|
2016-11-16 19:18:31 +00:00
|
|
|
select ARCH_MPC8541
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8544DS
|
|
|
|
bool "Support MPC8544DS"
|
2016-11-15 21:57:15 +00:00
|
|
|
select ARCH_MPC8544
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8548CDS
|
|
|
|
bool "Support MPC8548CDS"
|
2016-11-15 21:52:34 +00:00
|
|
|
select ARCH_MPC8548
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8555CDS
|
|
|
|
bool "Support MPC8555CDS"
|
2016-11-16 19:23:23 +00:00
|
|
|
select ARCH_MPC8555
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8560ADS
|
|
|
|
bool "Support MPC8560ADS"
|
2016-11-16 19:26:45 +00:00
|
|
|
select ARCH_MPC8560
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8568MDS
|
|
|
|
bool "Support MPC8568MDS"
|
2016-11-16 19:32:17 +00:00
|
|
|
select ARCH_MPC8568
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8569MDS
|
|
|
|
bool "Support MPC8569MDS"
|
2016-11-16 19:34:52 +00:00
|
|
|
select ARCH_MPC8569
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8572DS
|
|
|
|
bool "Support MPC8572DS"
|
2016-11-16 19:39:20 +00:00
|
|
|
select ARCH_MPC8572
|
2016-12-28 16:43:40 +00:00
|
|
|
# Use DDR3 controller with DDR2 DIMMs on this board
|
|
|
|
select SYS_FSL_DDRC_GEN3
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-16 21:30:06 +00:00
|
|
|
config TARGET_P1010RDB_PA
|
|
|
|
bool "Support P1010RDB_PA"
|
|
|
|
select ARCH_P1010
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-16 21:30:06 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
|
|
|
|
|
|
|
config TARGET_P1010RDB_PB
|
|
|
|
bool "Support P1010RDB_PB"
|
2016-11-16 21:08:52 +00:00
|
|
|
select ARCH_P1010
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2014-10-20 08:45:57 +00:00
|
|
|
select SUPPORT_TPL
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P1022DS
|
|
|
|
bool "Support P1022DS"
|
2016-11-16 23:23:52 +00:00
|
|
|
select ARCH_P1022
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2014-10-20 08:45:57 +00:00
|
|
|
select SUPPORT_TPL
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P1023RDB
|
|
|
|
bool "Support P1023RDB"
|
2016-11-16 23:45:31 +00:00
|
|
|
select ARCH_P1023
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-17 21:12:38 +00:00
|
|
|
config TARGET_P1020MBG
|
|
|
|
bool "Support P1020MBG-PC"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
|
|
|
|
2016-11-17 21:52:44 +00:00
|
|
|
config TARGET_P1020RDB_PC
|
|
|
|
bool "Support P1020RDB-PC"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
2016-11-17 21:52:44 +00:00
|
|
|
|
2016-11-17 21:53:33 +00:00
|
|
|
config TARGET_P1020RDB_PD
|
|
|
|
bool "Support P1020RDB-PD"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
2016-11-17 21:53:33 +00:00
|
|
|
|
2016-11-17 21:53:54 +00:00
|
|
|
config TARGET_P1020UTM
|
|
|
|
bool "Support P1020UTM"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
2016-11-17 21:12:38 +00:00
|
|
|
|
2016-11-17 21:43:18 +00:00
|
|
|
config TARGET_P1021RDB
|
|
|
|
bool "Support P1021RDB"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 18:59:02 +00:00
|
|
|
select ARCH_P1021
|
2016-11-17 21:43:18 +00:00
|
|
|
|
2016-11-17 21:48:39 +00:00
|
|
|
config TARGET_P1024RDB
|
|
|
|
bool "Support P1024RDB"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 19:00:57 +00:00
|
|
|
select ARCH_P1024
|
2016-11-17 21:48:39 +00:00
|
|
|
|
2016-11-17 22:10:14 +00:00
|
|
|
config TARGET_P1025RDB
|
|
|
|
bool "Support P1025RDB"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 19:05:38 +00:00
|
|
|
select ARCH_P1025
|
2016-11-17 22:10:14 +00:00
|
|
|
|
2016-11-17 22:19:18 +00:00
|
|
|
config TARGET_P2020RDB
|
|
|
|
bool "Support P2020RDB-PC"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 19:08:43 +00:00
|
|
|
select ARCH_P2020
|
2016-11-17 22:19:18 +00:00
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
config TARGET_P1_TWR
|
|
|
|
bool "Support p1_twr"
|
2016-11-18 19:05:38 +00:00
|
|
|
select ARCH_P1025
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P2041RDB
|
|
|
|
bool "Support P2041RDB"
|
2016-11-18 19:15:21 +00:00
|
|
|
select ARCH_P2041
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_QEMU_PPCE500
|
|
|
|
bool "Support qemu-ppce500"
|
2016-11-18 20:29:51 +00:00
|
|
|
select ARCH_QEMU_E500
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-18 20:55:35 +00:00
|
|
|
config TARGET_T1024QDS
|
|
|
|
bool "Support T1024QDS"
|
2016-11-18 21:01:34 +00:00
|
|
|
select ARCH_T1024
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
powerpc/t1024qds: Add T1024 QDS board support
T1024QDS is a high-performance computing evaluation, development and
test platform for T1024 QorIQ Power Architecture processor.
T1024QDS board Overview
-----------------------
- T1024 SoC integrating two 64-bit e5500 cores up to 1.4GHz
- CoreNet fabric supporting coherent and noncoherent transactions with
prioritization and bandwidth allocation
- 32-/64-bit DDR3L/DDR4 SDRAM memory controller with ECC and interleaving support
- Accelerator: DPAA components consist of FMan, BMan, QMan, DCE and SEC
- Ethernet interfaces:
- Two 10M/100M/1G RGMII ports on-board
- Three 1G/2.5Gbps SGMII ports
- Four 1Gbps QSGMII ports
- one 10Gbps XFI or 10Base-KR interface
- SerDes: 4 lanes up to 10.3125GHz Supporting SGMII/QSGMII, XFI, PCIe, SATA and Aurora
- PCIe: Three PCI Express controllers with five PCIe slots.
- IFC: 128MB NOR Flash, 2GB NAND Flash, PromJet debug port and Qixis FPGA
- Video: DIU supports video up to 1280x1024x32 bpp.
- Chrontel CH7201 for HDMI connection.
- TI DS90C387R for direct LCD connection.
- Raw (not encoded) video connector for testing or other encoders.
- QUICC Engine block
- 32-bit RISC controller for flexible support of the communications peripherals
- Serial DMA channel for receive and transmit on all serial channels
- Two universal communication controllers, supporting TDM, HDLC, and UART
- Deep Sleep power implementaion (wakeup from GPIO/Timer/Ethernet/USB)
- eSPI: Three SPI flash devices.
- SATA: one SATA 2.O.
- USB: Two USB2.0 ports with internal PHY (one Type-A + one micro Type mini-AB)
- eSDHC: Support SD, SDHC, SDXC and MMC/eMMC.
- I2C: Four I2C controllers.
- UART: Two UART on board.
Signed-off-by: Shengzhou Liu <Shengzhou.Liu@freescale.com>
[York Sun: Fix ft_board_setup() type, fix MAINTAINERS for SECURE_BOOT
Fix Kconfig by adding SUPPORT_SPL]
Reviewed-by: York Sun <yorksun@freescale.com>
2014-11-24 09:11:55 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
powerpc/t1024qds: Add T1024 QDS board support
T1024QDS is a high-performance computing evaluation, development and
test platform for T1024 QorIQ Power Architecture processor.
T1024QDS board Overview
-----------------------
- T1024 SoC integrating two 64-bit e5500 cores up to 1.4GHz
- CoreNet fabric supporting coherent and noncoherent transactions with
prioritization and bandwidth allocation
- 32-/64-bit DDR3L/DDR4 SDRAM memory controller with ECC and interleaving support
- Accelerator: DPAA components consist of FMan, BMan, QMan, DCE and SEC
- Ethernet interfaces:
- Two 10M/100M/1G RGMII ports on-board
- Three 1G/2.5Gbps SGMII ports
- Four 1Gbps QSGMII ports
- one 10Gbps XFI or 10Base-KR interface
- SerDes: 4 lanes up to 10.3125GHz Supporting SGMII/QSGMII, XFI, PCIe, SATA and Aurora
- PCIe: Three PCI Express controllers with five PCIe slots.
- IFC: 128MB NOR Flash, 2GB NAND Flash, PromJet debug port and Qixis FPGA
- Video: DIU supports video up to 1280x1024x32 bpp.
- Chrontel CH7201 for HDMI connection.
- TI DS90C387R for direct LCD connection.
- Raw (not encoded) video connector for testing or other encoders.
- QUICC Engine block
- 32-bit RISC controller for flexible support of the communications peripherals
- Serial DMA channel for receive and transmit on all serial channels
- Two universal communication controllers, supporting TDM, HDLC, and UART
- Deep Sleep power implementaion (wakeup from GPIO/Timer/Ethernet/USB)
- eSPI: Three SPI flash devices.
- SATA: one SATA 2.O.
- USB: Two USB2.0 ports with internal PHY (one Type-A + one micro Type mini-AB)
- eSDHC: Support SD, SDHC, SDXC and MMC/eMMC.
- I2C: Four I2C controllers.
- UART: Two UART on board.
Signed-off-by: Shengzhou Liu <Shengzhou.Liu@freescale.com>
[York Sun: Fix ft_board_setup() type, fix MAINTAINERS for SECURE_BOOT
Fix Kconfig by adding SUPPORT_SPL]
Reviewed-by: York Sun <yorksun@freescale.com>
2014-11-24 09:11:55 +00:00
|
|
|
|
2016-11-18 20:45:44 +00:00
|
|
|
config TARGET_T1023RDB
|
|
|
|
bool "Support T1023RDB"
|
2016-11-18 20:35:47 +00:00
|
|
|
select ARCH_T1023
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-18 20:45:44 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
|
|
|
config TARGET_T1024RDB
|
|
|
|
bool "Support T1024RDB"
|
2016-11-18 21:01:34 +00:00
|
|
|
select ARCH_T1024
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-11-24 09:11:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-11-24 09:11:56 +00:00
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
config TARGET_T1040QDS
|
|
|
|
bool "Support T1040QDS"
|
2016-11-18 21:11:12 +00:00
|
|
|
select ARCH_T1040
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-18 21:19:39 +00:00
|
|
|
config TARGET_T1040RDB
|
|
|
|
bool "Support T1040RDB"
|
2016-11-18 21:11:12 +00:00
|
|
|
select ARCH_T1040
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-18 21:19:39 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2016-11-21 18:46:53 +00:00
|
|
|
config TARGET_T1040D4RDB
|
|
|
|
bool "Support T1040D4RDB"
|
|
|
|
select ARCH_T1040
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-21 18:46:53 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2016-11-18 21:19:39 +00:00
|
|
|
config TARGET_T1042RDB
|
|
|
|
bool "Support T1042RDB"
|
2016-11-18 21:36:39 +00:00
|
|
|
select ARCH_T1042
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-21 19:04:34 +00:00
|
|
|
config TARGET_T1042D4RDB
|
|
|
|
bool "Support T1042D4RDB"
|
|
|
|
select ARCH_T1042
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-21 19:04:34 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2016-11-18 21:44:00 +00:00
|
|
|
config TARGET_T1042RDB_PI
|
|
|
|
bool "Support T1042RDB_PI"
|
|
|
|
select ARCH_T1042
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-18 21:44:00 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2016-11-21 20:46:58 +00:00
|
|
|
config TARGET_T2080QDS
|
|
|
|
bool "Support T2080QDS"
|
2016-11-21 20:54:19 +00:00
|
|
|
select ARCH_T2080
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-21 20:57:22 +00:00
|
|
|
config TARGET_T2080RDB
|
|
|
|
bool "Support T2080RDB"
|
2016-11-21 20:54:19 +00:00
|
|
|
select ARCH_T2080
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-21 20:46:58 +00:00
|
|
|
config TARGET_T2081QDS
|
|
|
|
bool "Support T2081QDS"
|
2016-11-21 20:54:19 +00:00
|
|
|
select ARCH_T2081
|
2016-11-21 20:46:58 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2016-11-21 21:19:14 +00:00
|
|
|
config TARGET_T4160QDS
|
|
|
|
bool "Support T4160QDS"
|
2016-11-21 21:31:34 +00:00
|
|
|
select ARCH_T4160
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-21 21:19:14 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2016-11-21 21:26:52 +00:00
|
|
|
config TARGET_T4160RDB
|
|
|
|
bool "Support T4160RDB"
|
2016-11-21 21:31:34 +00:00
|
|
|
select ARCH_T4160
|
2016-11-21 21:26:52 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
config TARGET_T4240QDS
|
|
|
|
bool "Support T4240QDS"
|
2016-11-21 21:35:41 +00:00
|
|
|
select ARCH_T4240
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_T4240RDB
|
|
|
|
bool "Support T4240RDB"
|
2016-11-21 21:35:41 +00:00
|
|
|
select ARCH_T4240
|
2015-03-20 09:08:54 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_CONTROLCENTERD
|
|
|
|
bool "Support controlcenterd"
|
2016-11-16 23:23:52 +00:00
|
|
|
select ARCH_P1022
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_KMP204X
|
|
|
|
bool "Support kmp204x"
|
2016-11-18 19:15:21 +00:00
|
|
|
select ARCH_P2041
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_XPEDITE520X
|
|
|
|
bool "Support xpedite520x"
|
2016-11-15 21:52:34 +00:00
|
|
|
select ARCH_MPC8548
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_XPEDITE537X
|
|
|
|
bool "Support xpedite537x"
|
2016-11-16 19:39:20 +00:00
|
|
|
select ARCH_MPC8572
|
2016-12-28 16:43:40 +00:00
|
|
|
# Use DDR3 controller with DDR2 DIMMs on this board
|
|
|
|
select SYS_FSL_DDRC_GEN3
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_XPEDITE550X
|
|
|
|
bool "Support xpedite550x"
|
2016-11-18 19:08:43 +00:00
|
|
|
select ARCH_P2020
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2015-04-29 20:57:39 +00:00
|
|
|
config TARGET_UCP1020
|
|
|
|
bool "Support uCP1020"
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
2015-04-29 20:57:39 +00:00
|
|
|
|
2016-12-02 02:37:55 +00:00
|
|
|
config TARGET_CYRUS_P5020
|
|
|
|
bool "Support Varisys Cyrus P5020"
|
|
|
|
select ARCH_P5020
|
|
|
|
select PHYS_64BIT
|
|
|
|
|
|
|
|
config TARGET_CYRUS_P5040
|
|
|
|
bool "Support Varisys Cyrus P5040"
|
|
|
|
select ARCH_P5040
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2015-11-04 21:48:32 +00:00
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
endchoice
|
|
|
|
|
2016-11-18 19:56:57 +00:00
|
|
|
config ARCH_B4420
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005871
|
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006384
|
|
|
|
select SYS_FSL_ERRATUM_A006475
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007212
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-11-18 19:56:57 +00:00
|
|
|
|
2016-11-18 19:44:43 +00:00
|
|
|
config ARCH_B4860
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005871
|
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006384
|
|
|
|
select SYS_FSL_ERRATUM_A006475
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007212
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-11-18 19:44:43 +00:00
|
|
|
|
2016-11-15 22:09:50 +00:00
|
|
|
config ARCH_BSC9131
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-11-15 22:09:50 +00:00
|
|
|
|
|
|
|
config ARCH_BSC9132
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_46
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_A005434
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_IFC_A002769
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-15 22:09:50 +00:00
|
|
|
|
2016-11-16 02:44:22 +00:00
|
|
|
config ARCH_C29X
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_46
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_6
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-16 02:44:22 +00:00
|
|
|
|
2016-11-16 19:06:47 +00:00
|
|
|
config ARCH_MPC8536
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-16 19:06:47 +00:00
|
|
|
|
2016-11-16 19:13:06 +00:00
|
|
|
config ARCH_MPC8540
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-11-16 19:13:06 +00:00
|
|
|
|
2016-11-16 19:18:31 +00:00
|
|
|
config ARCH_MPC8541
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-11-16 19:18:31 +00:00
|
|
|
|
2016-11-15 21:57:15 +00:00
|
|
|
config ARCH_MPC8544
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-15 21:57:15 +00:00
|
|
|
|
2016-11-15 21:52:34 +00:00
|
|
|
config ARCH_MPC8548
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_NMG_DDR120
|
|
|
|
select SYS_FSL_ERRATUM_NMG_LBC103
|
|
|
|
select SYS_FSL_ERRATUM_NMG_ETSEC129
|
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-15 21:52:34 +00:00
|
|
|
|
2016-11-16 19:23:23 +00:00
|
|
|
config ARCH_MPC8555
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-11-16 19:23:23 +00:00
|
|
|
|
2016-11-16 19:26:45 +00:00
|
|
|
config ARCH_MPC8560
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-11-16 19:26:45 +00:00
|
|
|
|
2016-11-16 19:32:17 +00:00
|
|
|
config ARCH_MPC8568
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-11-16 19:32:17 +00:00
|
|
|
|
2016-11-16 19:34:52 +00:00
|
|
|
config ARCH_MPC8569
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-11-16 19:34:52 +00:00
|
|
|
|
2016-11-16 19:39:20 +00:00
|
|
|
config ARCH_MPC8572
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_DDR_115
|
|
|
|
select SYS_FSL_ERRATUM_DDR111_DDR134
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-16 19:39:20 +00:00
|
|
|
|
2016-11-16 21:08:52 +00:00
|
|
|
config ARCH_P1010
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_IFC_A002769
|
|
|
|
select SYS_FSL_ERRATUM_P1010_A003549
|
|
|
|
select SYS_FSL_ERRATUM_SEC_A003571
|
|
|
|
select SYS_FSL_ERRATUM_IFC_A003399
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-16 21:08:52 +00:00
|
|
|
|
2016-11-16 23:54:15 +00:00
|
|
|
config ARCH_P1011
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-16 23:54:15 +00:00
|
|
|
|
2016-11-18 18:02:14 +00:00
|
|
|
config ARCH_P1020
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-18 18:02:14 +00:00
|
|
|
|
2016-11-18 18:59:02 +00:00
|
|
|
config ARCH_P1021
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-18 18:59:02 +00:00
|
|
|
|
2016-11-16 23:23:52 +00:00
|
|
|
config ARCH_P1022
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_SATA_A001
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-16 23:23:52 +00:00
|
|
|
|
2016-11-16 23:45:31 +00:00
|
|
|
config ARCH_P1023
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-11-16 23:45:31 +00:00
|
|
|
|
2016-11-18 19:00:57 +00:00
|
|
|
config ARCH_P1024
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-18 19:00:57 +00:00
|
|
|
|
2016-11-18 19:05:38 +00:00
|
|
|
config ARCH_P1025
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-18 19:05:38 +00:00
|
|
|
|
2016-11-18 19:08:43 +00:00
|
|
|
config ARCH_P2020
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
select SYS_FSL_ERRATUM_ESDHC_A001
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2016-11-18 19:08:43 +00:00
|
|
|
|
2016-11-18 19:15:21 +00:00
|
|
|
config ARCH_P2041
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004849
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
select SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
select SYS_FSL_ERRATUM_USB14
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-11-18 19:15:21 +00:00
|
|
|
|
2016-11-18 19:20:40 +00:00
|
|
|
config ARCH_P3041
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004849
|
|
|
|
select SYS_FSL_ERRATUM_A005812
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
select SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
select SYS_FSL_ERRATUM_USB14
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-11-18 19:20:40 +00:00
|
|
|
|
2016-11-18 19:24:40 +00:00
|
|
|
config ARCH_P4080
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004580
|
|
|
|
select SYS_FSL_ERRATUM_A004849
|
|
|
|
select SYS_FSL_ERRATUM_A005812
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
|
|
|
select SYS_FSL_ERRATUM_CPC_A002
|
|
|
|
select SYS_FSL_ERRATUM_CPC_A003
|
|
|
|
select SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
select SYS_FSL_ERRATUM_ESDHC13
|
|
|
|
select SYS_FSL_ERRATUM_ESDHC135
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
select SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
select SYS_P4080_ERRATUM_CPU22
|
|
|
|
select SYS_P4080_ERRATUM_PCIE_A003
|
|
|
|
select SYS_P4080_ERRATUM_SERDES8
|
|
|
|
select SYS_P4080_ERRATUM_SERDES9
|
|
|
|
select SYS_P4080_ERRATUM_SERDES_A001
|
|
|
|
select SYS_P4080_ERRATUM_SERDES_A005
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-11-18 19:24:40 +00:00
|
|
|
|
2016-11-18 19:30:56 +00:00
|
|
|
config ARCH_P5020
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
select SYS_FSL_ERRATUM_USB14
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-11-18 19:30:56 +00:00
|
|
|
|
2016-11-18 19:39:36 +00:00
|
|
|
config ARCH_P5040
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004699
|
|
|
|
select SYS_FSL_ERRATUM_A005812
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_USB14
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-11-18 19:39:36 +00:00
|
|
|
|
2016-11-18 20:29:51 +00:00
|
|
|
config ARCH_QEMU_E500
|
|
|
|
bool
|
|
|
|
|
2016-11-18 20:35:47 +00:00
|
|
|
config ARCH_T1023
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008378
|
|
|
|
select SYS_FSL_ERRATUM_A009663
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
|
|
|
select SYS_FSL_HAS_DDR4
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2016-11-18 20:35:47 +00:00
|
|
|
|
2016-11-18 21:01:34 +00:00
|
|
|
config ARCH_T1024
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008378
|
|
|
|
select SYS_FSL_ERRATUM_A009663
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
|
|
|
select SYS_FSL_HAS_DDR4
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2016-11-18 21:01:34 +00:00
|
|
|
|
2016-11-18 21:11:12 +00:00
|
|
|
config ARCH_T1040
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008044
|
|
|
|
select SYS_FSL_ERRATUM_A008378
|
|
|
|
select SYS_FSL_ERRATUM_A009663
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
|
|
|
select SYS_FSL_HAS_DDR4
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2016-11-18 21:11:12 +00:00
|
|
|
|
2016-11-18 21:36:39 +00:00
|
|
|
config ARCH_T1042
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008044
|
|
|
|
select SYS_FSL_ERRATUM_A008378
|
|
|
|
select SYS_FSL_ERRATUM_A009663
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
|
|
|
select SYS_FSL_HAS_DDR4
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2016-11-18 21:36:39 +00:00
|
|
|
|
2016-11-21 20:54:19 +00:00
|
|
|
config ARCH_T2080
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007212
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-11-21 20:54:19 +00:00
|
|
|
|
|
|
|
config ARCH_T2081
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007212
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-11-21 20:54:19 +00:00
|
|
|
|
2016-11-21 21:31:34 +00:00
|
|
|
config ARCH_T4160
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004468
|
|
|
|
select SYS_FSL_ERRATUM_A005871
|
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007798
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-11-21 21:31:34 +00:00
|
|
|
|
2016-11-21 21:35:41 +00:00
|
|
|
config ARCH_T4240
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004468
|
|
|
|
select SYS_FSL_ERRATUM_A005871
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007798
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2016-12-02 18:44:34 +00:00
|
|
|
|
2016-12-28 16:43:27 +00:00
|
|
|
config BOOKE
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
|
|
|
config E500
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
Enable PowerPC E500 cores, including e500v1, e500v2, e500mc
|
|
|
|
|
|
|
|
config E500MC
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Enble PowerPC E500MC core
|
|
|
|
|
2016-12-28 16:43:48 +00:00
|
|
|
config E6500
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Enable PowerPC E6500 core
|
|
|
|
|
2016-12-02 18:44:34 +00:00
|
|
|
config FSL_LAW
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Use Freescale common code for Local Access Window
|
2016-11-21 21:35:41 +00:00
|
|
|
|
2016-12-02 17:33:14 +00:00
|
|
|
config SECURE_BOOT
|
|
|
|
bool "Secure Boot"
|
|
|
|
help
|
|
|
|
Enable Freescale Secure Boot feature. Normally selected
|
|
|
|
by defconfig. If unsure, do not change.
|
|
|
|
|
2016-11-23 20:30:40 +00:00
|
|
|
config MAX_CPUS
|
|
|
|
int "Maximum number of CPUs permitted for MPC85xx"
|
|
|
|
default 12 if ARCH_T4240
|
|
|
|
default 8 if ARCH_P4080 || \
|
|
|
|
ARCH_T4160
|
|
|
|
default 4 if ARCH_B4860 || \
|
|
|
|
ARCH_P2041 || \
|
|
|
|
ARCH_P3041 || \
|
|
|
|
ARCH_P5040 || \
|
|
|
|
ARCH_T1040 || \
|
|
|
|
ARCH_T1042 || \
|
|
|
|
ARCH_T2080 || \
|
|
|
|
ARCH_T2081
|
|
|
|
default 2 if ARCH_B4420 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_MPC8572 || \
|
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1022 || \
|
|
|
|
ARCH_P1023 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020 || \
|
|
|
|
ARCH_P5020 || \
|
|
|
|
ARCH_T1023 || \
|
|
|
|
ARCH_T1024
|
|
|
|
default 1
|
|
|
|
help
|
|
|
|
Set this number to the maximum number of possible CPUs in the SoC.
|
|
|
|
SoCs may have multiple clusters with each cluster may have multiple
|
|
|
|
ports. If some ports are reserved but higher ports are used for
|
|
|
|
cores, count the reserved ports. This will allocate enough memory
|
|
|
|
in spin table to properly handle all cores.
|
|
|
|
|
2016-12-01 21:26:06 +00:00
|
|
|
config SYS_CCSRBAR_DEFAULT
|
|
|
|
hex "Default CCSRBAR address"
|
|
|
|
default 0xff700000 if ARCH_BSC9131 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_C29X || \
|
|
|
|
ARCH_MPC8536 || \
|
|
|
|
ARCH_MPC8540 || \
|
|
|
|
ARCH_MPC8541 || \
|
|
|
|
ARCH_MPC8544 || \
|
|
|
|
ARCH_MPC8548 || \
|
|
|
|
ARCH_MPC8555 || \
|
|
|
|
ARCH_MPC8560 || \
|
|
|
|
ARCH_MPC8568 || \
|
|
|
|
ARCH_MPC8569 || \
|
|
|
|
ARCH_MPC8572 || \
|
|
|
|
ARCH_P1010 || \
|
|
|
|
ARCH_P1011 || \
|
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1022 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020
|
|
|
|
default 0xff600000 if ARCH_P1023
|
|
|
|
default 0xfe000000 if ARCH_B4420 || \
|
|
|
|
ARCH_B4860 || \
|
|
|
|
ARCH_P2041 || \
|
|
|
|
ARCH_P3041 || \
|
|
|
|
ARCH_P4080 || \
|
|
|
|
ARCH_P5020 || \
|
|
|
|
ARCH_P5040 || \
|
|
|
|
ARCH_T1023 || \
|
|
|
|
ARCH_T1024 || \
|
|
|
|
ARCH_T1040 || \
|
|
|
|
ARCH_T1042 || \
|
|
|
|
ARCH_T2080 || \
|
|
|
|
ARCH_T2081 || \
|
|
|
|
ARCH_T4160 || \
|
|
|
|
ARCH_T4240
|
|
|
|
default 0xe0000000 if ARCH_QEMU_E500
|
|
|
|
help
|
|
|
|
Default value of CCSRBAR comes from power-on-reset. It
|
|
|
|
is fixed on each SoC. Some SoCs can have different value
|
|
|
|
if changed by pre-boot regime. The value here must match
|
|
|
|
the current value in SoC. If not sure, do not change.
|
|
|
|
|
2016-12-28 16:43:43 +00:00
|
|
|
config SYS_FSL_ERRATUM_A004468
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004477
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004508
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004580
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004699
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004849
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004510
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004510_SVR_REV
|
|
|
|
hex
|
|
|
|
depends on SYS_FSL_ERRATUM_A004510
|
|
|
|
default 0x20 if ARCH_P4080
|
|
|
|
default 0x10
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004510_SVR_REV2
|
|
|
|
hex
|
|
|
|
depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041))
|
|
|
|
default 0x11
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005125
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005434
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005812
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005871
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006261
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006379
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006384
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006475
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006593
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A007075
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A007186
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A007212
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A007798
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A008044
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_CPC_A002
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_CPC_A003
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_ELBC_A001
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_A004447_SVR_REV
|
|
|
|
hex
|
|
|
|
depends on SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
default 0x00 if ARCH_MPC8548
|
|
|
|
default 0x10 if ARCH_P1010
|
|
|
|
default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132
|
|
|
|
default 0x20 if ARCH_P3041 || ARCH_P4080 || ARCH_P5020
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_IFC_A002769
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_IFC_A003399
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_NMG_ETSEC129
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_NMG_LBC103
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_P1010_A003549
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_SATA_A001
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_SEC_A003571
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_USB14
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_CPU22
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_PCIE_A003
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES8
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES9
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES_A001
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES_A005
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:49 +00:00
|
|
|
config SYS_FSL_QORIQ_CHASSIS1
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_QORIQ_CHASSIS2
|
|
|
|
bool
|
|
|
|
|
2016-12-01 22:05:02 +00:00
|
|
|
config SYS_FSL_NUM_LAWS
|
|
|
|
int "Number of local access windows"
|
|
|
|
depends on FSL_LAW
|
|
|
|
default 32 if ARCH_B4420 || \
|
|
|
|
ARCH_B4860 || \
|
|
|
|
ARCH_P2041 || \
|
|
|
|
ARCH_P3041 || \
|
|
|
|
ARCH_P4080 || \
|
|
|
|
ARCH_P5020 || \
|
|
|
|
ARCH_P5040 || \
|
|
|
|
ARCH_T2080 || \
|
|
|
|
ARCH_T2081 || \
|
|
|
|
ARCH_T4160 || \
|
|
|
|
ARCH_T4240
|
2016-12-28 16:43:32 +00:00
|
|
|
default 16 if ARCH_T1023 || \
|
2016-12-01 22:05:02 +00:00
|
|
|
ARCH_T1024 || \
|
|
|
|
ARCH_T1040 || \
|
|
|
|
ARCH_T1042
|
|
|
|
default 12 if ARCH_BSC9131 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_C29X || \
|
|
|
|
ARCH_MPC8536 || \
|
|
|
|
ARCH_MPC8572 || \
|
|
|
|
ARCH_P1010 || \
|
|
|
|
ARCH_P1011 || \
|
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1022 || \
|
|
|
|
ARCH_P1023 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020
|
|
|
|
default 10 if ARCH_MPC8544 || \
|
|
|
|
ARCH_MPC8548 || \
|
|
|
|
ARCH_MPC8568 || \
|
|
|
|
ARCH_MPC8569
|
|
|
|
default 8 if ARCH_MPC8540 || \
|
|
|
|
ARCH_MPC8541 || \
|
|
|
|
ARCH_MPC8555 || \
|
|
|
|
ARCH_MPC8560
|
|
|
|
help
|
|
|
|
Number of local access windows. This is fixed per SoC.
|
|
|
|
If not sure, do not change.
|
|
|
|
|
2016-12-28 16:43:48 +00:00
|
|
|
config SYS_FSL_THREADS_PER_CORE
|
|
|
|
int
|
|
|
|
default 2 if E6500
|
|
|
|
default 1
|
|
|
|
|
2016-12-28 16:43:28 +00:00
|
|
|
config SYS_NUM_TLBCAMS
|
|
|
|
int "Number of TLB CAM entries"
|
|
|
|
default 64 if E500MC
|
|
|
|
default 16
|
|
|
|
help
|
|
|
|
Number of TLB CAM entries for Book-E chips. 64 for E500MC,
|
|
|
|
16 for other E500 SoCs.
|
|
|
|
|
2016-12-28 16:43:50 +00:00
|
|
|
config SYS_PPC64
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:29 +00:00
|
|
|
config SYS_PPC_E500_USE_DEBUG_TLB
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_PPC_E500_DEBUG_TLB
|
|
|
|
int "Temporary TLB entry for external debugger"
|
|
|
|
depends on SYS_PPC_E500_USE_DEBUG_TLB
|
|
|
|
default 0 if ARCH_MPC8544 || ARCH_MPC8548
|
|
|
|
default 1 if ARCH_MPC8536
|
|
|
|
default 2 if ARCH_MPC8572 || \
|
|
|
|
ARCH_P1011 || \
|
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1022 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020
|
|
|
|
default 3 if ARCH_P1010 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_C29X
|
|
|
|
help
|
|
|
|
Select a temporary TLB entry to be used during boot to work
|
|
|
|
around limitations in e500v1 and e500v2 external debugger
|
|
|
|
support. This reduces the portions of the boot code where
|
|
|
|
breakpoints and single stepping do not work. The value of this
|
|
|
|
symbol should be set to the TLB1 entry to be used for this
|
|
|
|
purpose. If unsure, do not change.
|
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
source "board/freescale/b4860qds/Kconfig"
|
|
|
|
source "board/freescale/bsc9131rdb/Kconfig"
|
|
|
|
source "board/freescale/bsc9132qds/Kconfig"
|
|
|
|
source "board/freescale/c29xpcie/Kconfig"
|
|
|
|
source "board/freescale/corenet_ds/Kconfig"
|
|
|
|
source "board/freescale/mpc8536ds/Kconfig"
|
|
|
|
source "board/freescale/mpc8540ads/Kconfig"
|
|
|
|
source "board/freescale/mpc8541cds/Kconfig"
|
|
|
|
source "board/freescale/mpc8544ds/Kconfig"
|
|
|
|
source "board/freescale/mpc8548cds/Kconfig"
|
|
|
|
source "board/freescale/mpc8555cds/Kconfig"
|
|
|
|
source "board/freescale/mpc8560ads/Kconfig"
|
|
|
|
source "board/freescale/mpc8568mds/Kconfig"
|
|
|
|
source "board/freescale/mpc8569mds/Kconfig"
|
|
|
|
source "board/freescale/mpc8572ds/Kconfig"
|
|
|
|
source "board/freescale/p1010rdb/Kconfig"
|
|
|
|
source "board/freescale/p1022ds/Kconfig"
|
|
|
|
source "board/freescale/p1023rdb/Kconfig"
|
|
|
|
source "board/freescale/p1_p2_rdb_pc/Kconfig"
|
|
|
|
source "board/freescale/p1_twr/Kconfig"
|
|
|
|
source "board/freescale/p2041rdb/Kconfig"
|
|
|
|
source "board/freescale/qemu-ppce500/Kconfig"
|
powerpc/t1024qds: Add T1024 QDS board support
T1024QDS is a high-performance computing evaluation, development and
test platform for T1024 QorIQ Power Architecture processor.
T1024QDS board Overview
-----------------------
- T1024 SoC integrating two 64-bit e5500 cores up to 1.4GHz
- CoreNet fabric supporting coherent and noncoherent transactions with
prioritization and bandwidth allocation
- 32-/64-bit DDR3L/DDR4 SDRAM memory controller with ECC and interleaving support
- Accelerator: DPAA components consist of FMan, BMan, QMan, DCE and SEC
- Ethernet interfaces:
- Two 10M/100M/1G RGMII ports on-board
- Three 1G/2.5Gbps SGMII ports
- Four 1Gbps QSGMII ports
- one 10Gbps XFI or 10Base-KR interface
- SerDes: 4 lanes up to 10.3125GHz Supporting SGMII/QSGMII, XFI, PCIe, SATA and Aurora
- PCIe: Three PCI Express controllers with five PCIe slots.
- IFC: 128MB NOR Flash, 2GB NAND Flash, PromJet debug port and Qixis FPGA
- Video: DIU supports video up to 1280x1024x32 bpp.
- Chrontel CH7201 for HDMI connection.
- TI DS90C387R for direct LCD connection.
- Raw (not encoded) video connector for testing or other encoders.
- QUICC Engine block
- 32-bit RISC controller for flexible support of the communications peripherals
- Serial DMA channel for receive and transmit on all serial channels
- Two universal communication controllers, supporting TDM, HDLC, and UART
- Deep Sleep power implementaion (wakeup from GPIO/Timer/Ethernet/USB)
- eSPI: Three SPI flash devices.
- SATA: one SATA 2.O.
- USB: Two USB2.0 ports with internal PHY (one Type-A + one micro Type mini-AB)
- eSDHC: Support SD, SDHC, SDXC and MMC/eMMC.
- I2C: Four I2C controllers.
- UART: Two UART on board.
Signed-off-by: Shengzhou Liu <Shengzhou.Liu@freescale.com>
[York Sun: Fix ft_board_setup() type, fix MAINTAINERS for SECURE_BOOT
Fix Kconfig by adding SUPPORT_SPL]
Reviewed-by: York Sun <yorksun@freescale.com>
2014-11-24 09:11:55 +00:00
|
|
|
source "board/freescale/t102xqds/Kconfig"
|
2014-11-24 09:11:56 +00:00
|
|
|
source "board/freescale/t102xrdb/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
source "board/freescale/t1040qds/Kconfig"
|
|
|
|
source "board/freescale/t104xrdb/Kconfig"
|
|
|
|
source "board/freescale/t208xqds/Kconfig"
|
|
|
|
source "board/freescale/t208xrdb/Kconfig"
|
|
|
|
source "board/freescale/t4qds/Kconfig"
|
|
|
|
source "board/freescale/t4rdb/Kconfig"
|
|
|
|
source "board/gdsys/p1022/Kconfig"
|
|
|
|
source "board/keymile/kmp204x/Kconfig"
|
|
|
|
source "board/sbc8548/Kconfig"
|
|
|
|
source "board/socrates/Kconfig"
|
2015-11-04 21:48:32 +00:00
|
|
|
source "board/varisys/cyrus/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
source "board/xes/xpedite520x/Kconfig"
|
|
|
|
source "board/xes/xpedite537x/Kconfig"
|
|
|
|
source "board/xes/xpedite550x/Kconfig"
|
2015-04-29 20:57:39 +00:00
|
|
|
source "board/Arcturus/ucp1020/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
endmenu
|