2014-07-30 05:08:14 +00:00
|
|
|
menu "mpc85xx CPU"
|
|
|
|
depends on MPC85xx
|
|
|
|
|
|
|
|
config SYS_CPU
|
|
|
|
default "mpc85xx"
|
|
|
|
|
2017-05-17 09:25:15 +00:00
|
|
|
config CMD_ERRATA
|
|
|
|
bool "Enable the 'errata' command"
|
|
|
|
depends on MPC85xx
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
This enables the 'errata' command which displays a list of errata
|
|
|
|
work-arounds which are enabled for the current board.
|
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
choice
|
|
|
|
prompt "Target select"
|
2015-05-12 19:46:23 +00:00
|
|
|
optional
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_SOCRATES
|
|
|
|
bool "Support socrates"
|
2016-11-15 21:57:15 +00:00
|
|
|
select ARCH_MPC8544
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P3041DS
|
|
|
|
bool "Support P3041DS"
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2016-11-18 19:20:40 +00:00
|
|
|
select ARCH_P3041
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P4080DS
|
|
|
|
bool "Support P4080DS"
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2016-11-18 19:24:40 +00:00
|
|
|
select ARCH_P4080
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_P5040DS
|
|
|
|
bool "Support P5040DS"
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2016-11-18 19:39:36 +00:00
|
|
|
select ARCH_P5040
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_MPC8548CDS
|
|
|
|
bool "Support MPC8548CDS"
|
2016-11-15 21:52:34 +00:00
|
|
|
select ARCH_MPC8548
|
2021-02-15 08:46:14 +00:00
|
|
|
select FSL_VIA
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-16 21:30:06 +00:00
|
|
|
config TARGET_P1010RDB_PA
|
|
|
|
bool "Support P1010RDB_PA"
|
|
|
|
select ARCH_P1010
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-16 21:30:06 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2016-11-16 21:30:06 +00:00
|
|
|
|
|
|
|
config TARGET_P1010RDB_PB
|
|
|
|
bool "Support P1010RDB_PB"
|
2016-11-16 21:08:52 +00:00
|
|
|
select ARCH_P1010
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2014-10-20 08:45:57 +00:00
|
|
|
select SUPPORT_TPL
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-17 21:52:44 +00:00
|
|
|
config TARGET_P1020RDB_PC
|
|
|
|
bool "Support P1020RDB-PC"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2016-11-17 21:52:44 +00:00
|
|
|
|
2016-11-17 21:53:33 +00:00
|
|
|
config TARGET_P1020RDB_PD
|
|
|
|
bool "Support P1020RDB-PD"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2016-11-17 21:53:33 +00:00
|
|
|
|
2016-11-17 22:19:18 +00:00
|
|
|
config TARGET_P2020RDB
|
|
|
|
bool "Support P2020RDB-PC"
|
|
|
|
select SUPPORT_SPL
|
|
|
|
select SUPPORT_TPL
|
2016-11-18 19:08:43 +00:00
|
|
|
select ARCH_P2020
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-08 13:36:14 +00:00
|
|
|
imply SATA_SIL
|
2016-11-17 22:19:18 +00:00
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
config TARGET_P2041RDB
|
|
|
|
bool "Support P2041RDB"
|
2016-11-18 19:15:21 +00:00
|
|
|
select ARCH_P2041
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-08 13:36:17 +00:00
|
|
|
imply FSL_SATA
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_QEMU_PPCE500
|
|
|
|
bool "Support qemu-ppce500"
|
2016-11-18 20:29:51 +00:00
|
|
|
select ARCH_QEMU_E500
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-18 20:45:44 +00:00
|
|
|
config TARGET_T1024RDB
|
|
|
|
bool "Support T1024RDB"
|
2016-11-18 21:01:34 +00:00
|
|
|
select ARCH_T1024
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-11-24 09:11:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2019-02-01 05:22:01 +00:00
|
|
|
select FSL_DDR_INTERACTIVE
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2014-11-24 09:11:56 +00:00
|
|
|
|
2016-11-18 21:19:39 +00:00
|
|
|
config TARGET_T1042RDB
|
|
|
|
bool "Support T1042RDB"
|
2016-11-18 21:36:39 +00:00
|
|
|
select ARCH_T1042
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-21 19:04:34 +00:00
|
|
|
config TARGET_T1042D4RDB
|
|
|
|
bool "Support T1042D4RDB"
|
|
|
|
select ARCH_T1042
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-21 19:04:34 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2016-11-21 19:04:34 +00:00
|
|
|
|
2016-11-18 21:44:00 +00:00
|
|
|
config TARGET_T1042RDB_PI
|
|
|
|
bool "Support T1042RDB_PI"
|
|
|
|
select ARCH_T1042
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2016-11-18 21:44:00 +00:00
|
|
|
select SUPPORT_SPL
|
|
|
|
select PHYS_64BIT
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2016-11-18 21:44:00 +00:00
|
|
|
|
2016-11-21 20:46:58 +00:00
|
|
|
config TARGET_T2080QDS
|
|
|
|
bool "Support T2080QDS"
|
2016-11-21 20:54:19 +00:00
|
|
|
select ARCH_T2080
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2019-02-01 05:22:01 +00:00
|
|
|
select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
|
|
|
|
select FSL_DDR_INTERACTIVE
|
2019-12-23 09:28:12 +00:00
|
|
|
imply CMD_SATA
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2016-11-21 20:57:22 +00:00
|
|
|
config TARGET_T2080RDB
|
|
|
|
bool "Support T2080RDB"
|
2016-11-21 20:54:19 +00:00
|
|
|
select ARCH_T2080
|
2017-01-23 00:43:11 +00:00
|
|
|
select BOARD_LATE_INIT if CHAIN_OF_TRUST
|
2014-10-20 08:45:56 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_T4240RDB
|
|
|
|
bool "Support T4240RDB"
|
2016-11-21 21:35:41 +00:00
|
|
|
select ARCH_T4240
|
2015-03-20 09:08:54 +00:00
|
|
|
select SUPPORT_SPL
|
2016-07-25 10:56:03 +00:00
|
|
|
select PHYS_64BIT
|
2019-02-01 05:22:01 +00:00
|
|
|
select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
config TARGET_KMP204X
|
|
|
|
bool "Support kmp204x"
|
2019-06-18 11:27:47 +00:00
|
|
|
select VENDOR_KM
|
2021-01-21 12:19:20 +00:00
|
|
|
|
|
|
|
config TARGET_KMCENT2
|
|
|
|
bool "Support kmcent2"
|
|
|
|
select VENDOR_KM
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2015-04-29 20:57:39 +00:00
|
|
|
config TARGET_UCP1020
|
|
|
|
bool "Support uCP1020"
|
2016-11-18 18:02:14 +00:00
|
|
|
select ARCH_P1020
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-12-04 03:37:00 +00:00
|
|
|
imply PANIC_HANG
|
2015-04-29 20:57:39 +00:00
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
endchoice
|
|
|
|
|
2016-11-18 19:56:57 +00:00
|
|
|
config ARCH_B4420
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005871
|
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006384
|
|
|
|
select SYS_FSL_ERRATUM_A006475
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007212
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-18 19:56:57 +00:00
|
|
|
|
2016-11-18 19:44:43 +00:00
|
|
|
config ARCH_B4860
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005871
|
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006384
|
|
|
|
select SYS_FSL_ERRATUM_A006475
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007212
|
2016-10-24 20:48:01 +00:00
|
|
|
select SYS_FSL_ERRATUM_A007907
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-18 19:44:43 +00:00
|
|
|
|
2016-11-15 22:09:50 +00:00
|
|
|
config ARCH_BSC9131
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-15 22:09:50 +00:00
|
|
|
|
|
|
|
config ARCH_BSC9132
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_46
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_A005434
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_IFC_A002769
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-22 22:36:16 +00:00
|
|
|
imply CMD_MTDPARTS
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:34 +00:00
|
|
|
imply CMD_PCI
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-15 22:09:50 +00:00
|
|
|
|
2016-11-16 02:44:22 +00:00
|
|
|
config ARCH_C29X
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_46
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_6
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:34 +00:00
|
|
|
imply CMD_PCI
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-16 02:44:22 +00:00
|
|
|
|
2016-11-16 19:06:47 +00:00
|
|
|
config ARCH_MPC8536
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-16 19:06:47 +00:00
|
|
|
|
2016-11-16 19:13:06 +00:00
|
|
|
config ARCH_MPC8540
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-11-16 19:13:06 +00:00
|
|
|
|
2016-11-15 21:57:15 +00:00
|
|
|
config ARCH_MPC8544
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2016-11-15 21:57:15 +00:00
|
|
|
|
2016-11-15 21:52:34 +00:00
|
|
|
config ARCH_MPC8548
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_NMG_DDR120
|
|
|
|
select SYS_FSL_ERRATUM_NMG_LBC103
|
|
|
|
select SYS_FSL_ERRATUM_NMG_ETSEC129
|
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR2
|
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-15 21:52:34 +00:00
|
|
|
|
2016-11-16 19:26:45 +00:00
|
|
|
config ARCH_MPC8560
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR1
|
2016-11-16 19:26:45 +00:00
|
|
|
|
2016-11-16 21:08:52 +00:00
|
|
|
config ARCH_P1010
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2018-10-04 07:03:53 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005275
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_IFC_A002769
|
|
|
|
select SYS_FSL_ERRATUM_P1010_A003549
|
|
|
|
select SYS_FSL_ERRATUM_SEC_A003571
|
|
|
|
select SYS_FSL_ERRATUM_IFC_A003399
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-22 22:36:16 +00:00
|
|
|
imply CMD_MTDPARTS
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:34 +00:00
|
|
|
imply CMD_PCI
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:17 +00:00
|
|
|
imply FSL_SATA
|
2016-11-16 21:08:52 +00:00
|
|
|
|
2016-11-16 23:54:15 +00:00
|
|
|
config ARCH_P1011
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2019-05-22 14:46:03 +00:00
|
|
|
select FSL_PCIE_DISABLE_ASPM
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2016-11-16 23:54:15 +00:00
|
|
|
|
2016-11-18 18:02:14 +00:00
|
|
|
config ARCH_P1020
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2019-05-22 14:46:03 +00:00
|
|
|
select FSL_PCIE_DISABLE_ASPM
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:34 +00:00
|
|
|
imply CMD_PCI
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:14 +00:00
|
|
|
imply SATA_SIL
|
2016-11-18 18:02:14 +00:00
|
|
|
|
2016-11-18 18:59:02 +00:00
|
|
|
config ARCH_P1021
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2019-05-22 14:46:03 +00:00
|
|
|
select FSL_PCIE_DISABLE_ASPM
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:14 +00:00
|
|
|
imply SATA_SIL
|
2016-11-18 18:59:02 +00:00
|
|
|
|
2016-11-16 23:45:31 +00:00
|
|
|
config ARCH_P1023
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2016-11-16 23:45:31 +00:00
|
|
|
|
2016-11-18 19:00:57 +00:00
|
|
|
config ARCH_P1024
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2019-05-22 14:46:03 +00:00
|
|
|
select FSL_PCIE_DISABLE_ASPM
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:34 +00:00
|
|
|
imply CMD_PCI
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:14 +00:00
|
|
|
imply SATA_SIL
|
2016-11-18 19:00:57 +00:00
|
|
|
|
2016-11-18 19:05:38 +00:00
|
|
|
config ARCH_P1025
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2019-05-22 14:46:03 +00:00
|
|
|
select FSL_PCIE_DISABLE_ASPM
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-18 19:05:38 +00:00
|
|
|
|
2016-11-18 19:08:43 +00:00
|
|
|
config ARCH_P2020
|
|
|
|
bool
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004477
|
|
|
|
select SYS_FSL_ERRATUM_A004508
|
|
|
|
select SYS_FSL_ERRATUM_A005125
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
select SYS_FSL_ERRATUM_ESDHC_A001
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_2
|
2016-12-28 16:43:29 +00:00
|
|
|
select SYS_PPC_E500_USE_DEBUG_TLB
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-18 19:08:43 +00:00
|
|
|
|
2016-11-18 19:15:21 +00:00
|
|
|
config ARCH_P2041
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004849
|
2018-10-04 07:03:53 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005275
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
select SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
select SYS_FSL_ERRATUM_USB14
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2016-11-18 19:15:21 +00:00
|
|
|
|
2016-11-18 19:20:40 +00:00
|
|
|
config ARCH_P3041
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004849
|
2018-10-04 07:03:53 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005275
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005812
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
select SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
select SYS_FSL_ERRATUM_USB14
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:17 +00:00
|
|
|
imply FSL_SATA
|
2016-11-18 19:20:40 +00:00
|
|
|
|
2016-11-18 19:24:40 +00:00
|
|
|
config ARCH_P4080
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004580
|
|
|
|
select SYS_FSL_ERRATUM_A004849
|
|
|
|
select SYS_FSL_ERRATUM_A005812
|
|
|
|
select SYS_FSL_ERRATUM_A007075
|
|
|
|
select SYS_FSL_ERRATUM_CPC_A002
|
|
|
|
select SYS_FSL_ERRATUM_CPC_A003
|
|
|
|
select SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
|
|
|
select SYS_FSL_ERRATUM_ELBC_A001
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
select SYS_FSL_ERRATUM_ESDHC13
|
|
|
|
select SYS_FSL_ERRATUM_ESDHC135
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
select SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
select SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
select SYS_P4080_ERRATUM_CPU22
|
|
|
|
select SYS_P4080_ERRATUM_PCIE_A003
|
|
|
|
select SYS_P4080_ERRATUM_SERDES8
|
|
|
|
select SYS_P4080_ERRATUM_SERDES9
|
|
|
|
select SYS_P4080_ERRATUM_SERDES_A001
|
|
|
|
select SYS_P4080_ERRATUM_SERDES_A005
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:14 +00:00
|
|
|
imply SATA_SIL
|
2016-11-18 19:24:40 +00:00
|
|
|
|
2016-11-18 19:39:36 +00:00
|
|
|
config ARCH_P5040
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_44
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004510
|
|
|
|
select SYS_FSL_ERRATUM_A004699
|
2018-10-04 07:03:53 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005275
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A005812
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003
|
|
|
|
select SYS_FSL_ERRATUM_DDR_A003474
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_USB14
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS1
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2017-02-02 09:31:48 +00:00
|
|
|
select FSL_ELBC
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:17 +00:00
|
|
|
imply FSL_SATA
|
2016-11-18 19:39:36 +00:00
|
|
|
|
2016-11-18 20:29:51 +00:00
|
|
|
config ARCH_QEMU_E500
|
|
|
|
bool
|
|
|
|
|
2016-11-18 21:01:34 +00:00
|
|
|
config ARCH_T1024
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008378
|
2020-06-02 07:14:02 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008109
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009663
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
|
|
|
select SYS_FSL_HAS_DDR4
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-05-17 09:25:10 +00:00
|
|
|
imply CMD_EEPROM
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-07-22 22:36:16 +00:00
|
|
|
imply CMD_MTDPARTS
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-18 21:01:34 +00:00
|
|
|
|
2016-11-18 21:11:12 +00:00
|
|
|
config ARCH_T1040
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008044
|
|
|
|
select SYS_FSL_ERRATUM_A008378
|
2019-11-20 16:07:34 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008109
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009663
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
|
|
|
select SYS_FSL_HAS_DDR4
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-07-22 22:36:16 +00:00
|
|
|
imply CMD_MTDPARTS
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-18 21:11:12 +00:00
|
|
|
|
2016-11-18 21:36:39 +00:00
|
|
|
config ARCH_T1042
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008044
|
|
|
|
select SYS_FSL_ERRATUM_A008378
|
2019-11-20 16:07:34 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008109
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009663
|
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
|
|
|
select SYS_FSL_HAS_DDR4
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-07-22 22:36:16 +00:00
|
|
|
imply CMD_MTDPARTS
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2016-11-18 21:36:39 +00:00
|
|
|
|
2016-11-21 20:54:19 +00:00
|
|
|
config ARCH_T2080
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007212
|
2016-12-01 20:22:34 +00:00
|
|
|
select SYS_FSL_ERRATUM_A007815
|
2016-10-24 20:48:01 +00:00
|
|
|
select SYS_FSL_ERRATUM_A007907
|
2020-06-02 07:14:02 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008109
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:42 +00:00
|
|
|
select SYS_FSL_ERRATUM_ESDHC111
|
2019-05-23 03:52:44 +00:00
|
|
|
select FSL_PCIE_RESET
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2019-12-23 09:28:12 +00:00
|
|
|
imply CMD_SATA
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2019-12-23 09:28:12 +00:00
|
|
|
imply FSL_SATA
|
2016-11-21 20:54:19 +00:00
|
|
|
|
2016-11-21 21:35:41 +00:00
|
|
|
config ARCH_T4240
|
|
|
|
bool
|
2016-12-28 16:43:27 +00:00
|
|
|
select E500MC
|
2016-12-28 16:43:48 +00:00
|
|
|
select E6500
|
2016-12-02 18:44:34 +00:00
|
|
|
select FSL_LAW
|
2016-12-28 16:43:46 +00:00
|
|
|
select SYS_FSL_DDR_VER_47
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A004468
|
|
|
|
select SYS_FSL_ERRATUM_A005871
|
|
|
|
select SYS_FSL_ERRATUM_A006261
|
|
|
|
select SYS_FSL_ERRATUM_A006379
|
|
|
|
select SYS_FSL_ERRATUM_A006593
|
|
|
|
select SYS_FSL_ERRATUM_A007186
|
|
|
|
select SYS_FSL_ERRATUM_A007798
|
2016-12-01 20:22:34 +00:00
|
|
|
select SYS_FSL_ERRATUM_A007815
|
2016-10-24 20:48:01 +00:00
|
|
|
select SYS_FSL_ERRATUM_A007907
|
2020-06-02 07:14:02 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008109
|
2016-12-28 16:43:43 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
2016-12-28 16:43:49 +00:00
|
|
|
select SYS_FSL_QORIQ_CHASSIS2
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_BE
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_SEC_COMPAT_4
|
2016-12-28 16:43:50 +00:00
|
|
|
select SYS_PPC64
|
2017-02-02 09:31:13 +00:00
|
|
|
select FSL_IFC
|
2017-06-15 03:28:24 +00:00
|
|
|
imply CMD_SATA
|
2017-07-29 01:31:42 +00:00
|
|
|
imply CMD_NAND
|
2017-08-04 22:34:40 +00:00
|
|
|
imply CMD_REGINFO
|
2017-12-08 13:36:17 +00:00
|
|
|
imply FSL_SATA
|
2016-12-02 18:44:34 +00:00
|
|
|
|
2018-09-03 16:05:10 +00:00
|
|
|
config MPC85XX_HAVE_RESET_VECTOR
|
|
|
|
bool "Indicate reset vector at CONFIG_RESET_VECTOR_ADDRESS - 0xffc"
|
|
|
|
depends on MPC85xx
|
|
|
|
|
2016-12-28 16:43:27 +00:00
|
|
|
config BOOKE
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
|
|
|
|
config E500
|
|
|
|
bool
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
Enable PowerPC E500 cores, including e500v1, e500v2, e500mc
|
|
|
|
|
|
|
|
config E500MC
|
|
|
|
bool
|
2017-08-04 22:34:34 +00:00
|
|
|
imply CMD_PCI
|
2016-12-28 16:43:27 +00:00
|
|
|
help
|
|
|
|
Enble PowerPC E500MC core
|
|
|
|
|
2016-12-28 16:43:48 +00:00
|
|
|
config E6500
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Enable PowerPC E6500 core
|
|
|
|
|
2016-12-02 18:44:34 +00:00
|
|
|
config FSL_LAW
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Use Freescale common code for Local Access Window
|
2016-11-21 21:35:41 +00:00
|
|
|
|
2019-11-07 16:11:39 +00:00
|
|
|
config NXP_ESBC
|
|
|
|
bool "NXP_ESBC"
|
2016-12-02 17:33:14 +00:00
|
|
|
help
|
|
|
|
Enable Freescale Secure Boot feature. Normally selected
|
|
|
|
by defconfig. If unsure, do not change.
|
|
|
|
|
2016-11-23 20:30:40 +00:00
|
|
|
config MAX_CPUS
|
|
|
|
int "Maximum number of CPUs permitted for MPC85xx"
|
|
|
|
default 12 if ARCH_T4240
|
2021-05-23 14:58:05 +00:00
|
|
|
default 8 if ARCH_P4080
|
2016-11-23 20:30:40 +00:00
|
|
|
default 4 if ARCH_B4860 || \
|
|
|
|
ARCH_P2041 || \
|
|
|
|
ARCH_P3041 || \
|
|
|
|
ARCH_P5040 || \
|
|
|
|
ARCH_T1040 || \
|
|
|
|
ARCH_T1042 || \
|
2021-02-21 01:06:21 +00:00
|
|
|
ARCH_T2080
|
2016-11-23 20:30:40 +00:00
|
|
|
default 2 if ARCH_B4420 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1023 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020 || \
|
|
|
|
ARCH_T1024
|
|
|
|
default 1
|
|
|
|
help
|
|
|
|
Set this number to the maximum number of possible CPUs in the SoC.
|
|
|
|
SoCs may have multiple clusters with each cluster may have multiple
|
|
|
|
ports. If some ports are reserved but higher ports are used for
|
|
|
|
cores, count the reserved ports. This will allocate enough memory
|
|
|
|
in spin table to properly handle all cores.
|
|
|
|
|
2016-12-01 21:26:06 +00:00
|
|
|
config SYS_CCSRBAR_DEFAULT
|
|
|
|
hex "Default CCSRBAR address"
|
|
|
|
default 0xff700000 if ARCH_BSC9131 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_C29X || \
|
|
|
|
ARCH_MPC8536 || \
|
|
|
|
ARCH_MPC8540 || \
|
|
|
|
ARCH_MPC8544 || \
|
|
|
|
ARCH_MPC8548 || \
|
|
|
|
ARCH_MPC8560 || \
|
|
|
|
ARCH_P1010 || \
|
|
|
|
ARCH_P1011 || \
|
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020
|
|
|
|
default 0xff600000 if ARCH_P1023
|
|
|
|
default 0xfe000000 if ARCH_B4420 || \
|
|
|
|
ARCH_B4860 || \
|
|
|
|
ARCH_P2041 || \
|
|
|
|
ARCH_P3041 || \
|
|
|
|
ARCH_P4080 || \
|
|
|
|
ARCH_P5040 || \
|
|
|
|
ARCH_T1024 || \
|
|
|
|
ARCH_T1040 || \
|
|
|
|
ARCH_T1042 || \
|
|
|
|
ARCH_T2080 || \
|
|
|
|
ARCH_T4240
|
|
|
|
default 0xe0000000 if ARCH_QEMU_E500
|
|
|
|
help
|
|
|
|
Default value of CCSRBAR comes from power-on-reset. It
|
|
|
|
is fixed on each SoC. Some SoCs can have different value
|
|
|
|
if changed by pre-boot regime. The value here must match
|
|
|
|
the current value in SoC. If not sure, do not change.
|
|
|
|
|
2016-12-28 16:43:43 +00:00
|
|
|
config SYS_FSL_ERRATUM_A004468
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004477
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004508
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004580
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004699
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004849
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004510
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004510_SVR_REV
|
|
|
|
hex
|
|
|
|
depends on SYS_FSL_ERRATUM_A004510
|
|
|
|
default 0x20 if ARCH_P4080
|
|
|
|
default 0x10
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A004510_SVR_REV2
|
|
|
|
hex
|
|
|
|
depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041))
|
|
|
|
default 0x11
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005125
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005434
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005812
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A005871
|
|
|
|
bool
|
|
|
|
|
2018-10-04 07:03:53 +00:00
|
|
|
config SYS_FSL_ERRATUM_A005275
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:43 +00:00
|
|
|
config SYS_FSL_ERRATUM_A006261
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006379
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006384
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006475
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A006593
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A007075
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A007186
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A007212
|
|
|
|
bool
|
|
|
|
|
2016-12-01 20:22:34 +00:00
|
|
|
config SYS_FSL_ERRATUM_A007815
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:43 +00:00
|
|
|
config SYS_FSL_ERRATUM_A007798
|
|
|
|
bool
|
|
|
|
|
2016-10-24 20:48:01 +00:00
|
|
|
config SYS_FSL_ERRATUM_A007907
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:43 +00:00
|
|
|
config SYS_FSL_ERRATUM_A008044
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_CPC_A002
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_CPC_A003
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_CPU_A003999
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_ELBC_A001
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_A004447_SVR_REV
|
|
|
|
hex
|
|
|
|
depends on SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
default 0x00 if ARCH_MPC8548
|
|
|
|
default 0x10 if ARCH_P1010
|
|
|
|
default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132
|
2021-02-21 01:06:30 +00:00
|
|
|
default 0x20 if ARCH_P3041 || ARCH_P4080
|
2016-12-28 16:43:43 +00:00
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_IFC_A002769
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_IFC_A003399
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_NMG_CPU_A011
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_NMG_ETSEC129
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_NMG_LBC103
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_P1010_A003549
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_SATA_A001
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_SEC_A003571
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_SRIO_A004034
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_USB14
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_CPU22
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_PCIE_A003
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES8
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES9
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES_A001
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_P4080_ERRATUM_SERDES_A005
|
|
|
|
bool
|
|
|
|
|
2019-05-22 14:46:03 +00:00
|
|
|
config FSL_PCIE_DISABLE_ASPM
|
|
|
|
bool
|
|
|
|
|
2019-05-23 03:52:44 +00:00
|
|
|
config FSL_PCIE_RESET
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:49 +00:00
|
|
|
config SYS_FSL_QORIQ_CHASSIS1
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_QORIQ_CHASSIS2
|
|
|
|
bool
|
|
|
|
|
2016-12-01 22:05:02 +00:00
|
|
|
config SYS_FSL_NUM_LAWS
|
|
|
|
int "Number of local access windows"
|
|
|
|
depends on FSL_LAW
|
|
|
|
default 32 if ARCH_B4420 || \
|
|
|
|
ARCH_B4860 || \
|
|
|
|
ARCH_P2041 || \
|
|
|
|
ARCH_P3041 || \
|
|
|
|
ARCH_P4080 || \
|
|
|
|
ARCH_P5040 || \
|
|
|
|
ARCH_T2080 || \
|
|
|
|
ARCH_T4240
|
2021-05-15 01:34:22 +00:00
|
|
|
default 16 if ARCH_T1024 || \
|
2016-12-01 22:05:02 +00:00
|
|
|
ARCH_T1040 || \
|
|
|
|
ARCH_T1042
|
|
|
|
default 12 if ARCH_BSC9131 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_C29X || \
|
|
|
|
ARCH_MPC8536 || \
|
|
|
|
ARCH_P1010 || \
|
|
|
|
ARCH_P1011 || \
|
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1023 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020
|
|
|
|
default 10 if ARCH_MPC8544 || \
|
2021-05-15 01:34:23 +00:00
|
|
|
ARCH_MPC8548
|
2016-12-01 22:05:02 +00:00
|
|
|
default 8 if ARCH_MPC8540 || \
|
|
|
|
ARCH_MPC8560
|
|
|
|
help
|
|
|
|
Number of local access windows. This is fixed per SoC.
|
|
|
|
If not sure, do not change.
|
|
|
|
|
2016-12-28 16:43:48 +00:00
|
|
|
config SYS_FSL_THREADS_PER_CORE
|
|
|
|
int
|
|
|
|
default 2 if E6500
|
|
|
|
default 1
|
|
|
|
|
2016-12-28 16:43:28 +00:00
|
|
|
config SYS_NUM_TLBCAMS
|
|
|
|
int "Number of TLB CAM entries"
|
|
|
|
default 64 if E500MC
|
|
|
|
default 16
|
|
|
|
help
|
|
|
|
Number of TLB CAM entries for Book-E chips. 64 for E500MC,
|
|
|
|
16 for other E500 SoCs.
|
|
|
|
|
2016-12-28 16:43:50 +00:00
|
|
|
config SYS_PPC64
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:29 +00:00
|
|
|
config SYS_PPC_E500_USE_DEBUG_TLB
|
|
|
|
bool
|
|
|
|
|
2017-02-02 09:31:13 +00:00
|
|
|
config FSL_IFC
|
|
|
|
bool
|
|
|
|
|
2017-02-02 09:31:48 +00:00
|
|
|
config FSL_ELBC
|
|
|
|
bool
|
|
|
|
|
2016-12-28 16:43:29 +00:00
|
|
|
config SYS_PPC_E500_DEBUG_TLB
|
|
|
|
int "Temporary TLB entry for external debugger"
|
|
|
|
depends on SYS_PPC_E500_USE_DEBUG_TLB
|
|
|
|
default 0 if ARCH_MPC8544 || ARCH_MPC8548
|
|
|
|
default 1 if ARCH_MPC8536
|
2021-05-15 01:34:25 +00:00
|
|
|
default 2 if ARCH_P1011 || \
|
2016-12-28 16:43:29 +00:00
|
|
|
ARCH_P1020 || \
|
|
|
|
ARCH_P1021 || \
|
|
|
|
ARCH_P1024 || \
|
|
|
|
ARCH_P1025 || \
|
|
|
|
ARCH_P2020
|
|
|
|
default 3 if ARCH_P1010 || \
|
|
|
|
ARCH_BSC9132 || \
|
|
|
|
ARCH_C29X
|
|
|
|
help
|
|
|
|
Select a temporary TLB entry to be used during boot to work
|
|
|
|
around limitations in e500v1 and e500v2 external debugger
|
|
|
|
support. This reduces the portions of the boot code where
|
|
|
|
breakpoints and single stepping do not work. The value of this
|
|
|
|
symbol should be set to the TLB1 entry to be used for this
|
|
|
|
purpose. If unsure, do not change.
|
|
|
|
|
2017-02-02 09:31:26 +00:00
|
|
|
config SYS_FSL_IFC_CLK_DIV
|
|
|
|
int "Divider of platform clock"
|
|
|
|
depends on FSL_IFC
|
|
|
|
default 2 if ARCH_B4420 || \
|
|
|
|
ARCH_B4860 || \
|
|
|
|
ARCH_T1024 || \
|
|
|
|
ARCH_T1040 || \
|
|
|
|
ARCH_T1042 || \
|
|
|
|
ARCH_T4240
|
|
|
|
default 1
|
|
|
|
help
|
|
|
|
Defines divider of platform clock(clock input to
|
|
|
|
IFC controller).
|
|
|
|
|
2017-02-02 09:32:00 +00:00
|
|
|
config SYS_FSL_LBC_CLK_DIV
|
|
|
|
int "Divider of platform clock"
|
|
|
|
depends on FSL_ELBC || ARCH_MPC8540 || \
|
2021-05-15 01:34:20 +00:00
|
|
|
ARCH_MPC8548 || \
|
2021-05-15 01:34:23 +00:00
|
|
|
ARCH_MPC8560
|
2017-02-02 09:32:00 +00:00
|
|
|
|
|
|
|
default 2 if ARCH_P2041 || \
|
|
|
|
ARCH_P3041 || \
|
|
|
|
ARCH_P4080 || \
|
|
|
|
ARCH_P5040
|
|
|
|
default 1
|
|
|
|
|
|
|
|
help
|
|
|
|
Defines divider of platform clock(clock input to
|
|
|
|
eLBC controller).
|
|
|
|
|
2021-02-15 08:46:14 +00:00
|
|
|
config FSL_VIA
|
|
|
|
bool
|
|
|
|
|
2021-02-25 09:22:58 +00:00
|
|
|
source "board/emulation/qemu-ppce500/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
source "board/freescale/corenet_ds/Kconfig"
|
|
|
|
source "board/freescale/mpc8548cds/Kconfig"
|
|
|
|
source "board/freescale/p1010rdb/Kconfig"
|
|
|
|
source "board/freescale/p1_p2_rdb_pc/Kconfig"
|
|
|
|
source "board/freescale/p2041rdb/Kconfig"
|
2014-11-24 09:11:56 +00:00
|
|
|
source "board/freescale/t102xrdb/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
source "board/freescale/t104xrdb/Kconfig"
|
|
|
|
source "board/freescale/t208xqds/Kconfig"
|
|
|
|
source "board/freescale/t208xrdb/Kconfig"
|
|
|
|
source "board/freescale/t4rdb/Kconfig"
|
2019-06-18 11:27:47 +00:00
|
|
|
source "board/keymile/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
source "board/socrates/Kconfig"
|
2015-04-29 20:57:39 +00:00
|
|
|
source "board/Arcturus/ucp1020/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
endmenu
|