2016-09-26 15:09:27 +00:00
|
|
|
config ARCH_LS1021A
|
2016-10-04 21:31:47 +00:00
|
|
|
bool
|
2021-12-11 19:55:49 +00:00
|
|
|
select FSL_IFC if !QSPI_BOOT && !SD_BOOT_QSPI
|
2018-07-23 13:55:15 +00:00
|
|
|
select SYS_FSL_DDR_BE if SYS_FSL_DDR
|
|
|
|
select SYS_FSL_DDR_VER_50 if SYS_FSL_DDR
|
2016-12-28 16:43:41 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008378
|
|
|
|
select SYS_FSL_ERRATUM_A008407
|
2022-02-25 16:19:53 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008850 if SYS_FSL_DDR
|
2020-11-26 10:52:41 +00:00
|
|
|
select SYS_FSL_ERRATUM_A008997 if USB
|
|
|
|
select SYS_FSL_ERRATUM_A009008 if USB
|
2016-12-28 16:43:41 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009663
|
2020-11-26 10:52:41 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009798 if USB
|
2016-12-28 16:43:41 +00:00
|
|
|
select SYS_FSL_ERRATUM_A009942
|
2016-09-26 15:09:27 +00:00
|
|
|
select SYS_FSL_ERRATUM_A010315
|
2017-08-11 05:39:14 +00:00
|
|
|
select SYS_FSL_HAS_CCI400
|
2016-12-28 16:43:40 +00:00
|
|
|
select SYS_FSL_HAS_DDR3 if SYS_FSL_DDR
|
|
|
|
select SYS_FSL_HAS_DDR4 if SYS_FSL_DDR
|
2016-12-28 16:43:30 +00:00
|
|
|
select SYS_FSL_HAS_SEC
|
|
|
|
select SYS_FSL_SEC_COMPAT_5
|
2016-12-28 16:43:31 +00:00
|
|
|
select SYS_FSL_SEC_LE
|
2018-07-23 13:55:15 +00:00
|
|
|
select SYS_FSL_SRDS_1
|
|
|
|
select SYS_HAS_SERDES
|
2021-08-19 03:12:33 +00:00
|
|
|
select SYS_I2C_MXC
|
2018-07-23 13:55:15 +00:00
|
|
|
imply CMD_PCI
|
2017-06-15 03:28:21 +00:00
|
|
|
imply SCSI
|
2017-12-08 13:36:19 +00:00
|
|
|
imply SCSI_AHCI
|
2016-09-26 15:09:29 +00:00
|
|
|
|
2016-10-04 21:31:48 +00:00
|
|
|
menu "LS102xA architecture"
|
|
|
|
depends on ARCH_LS1021A
|
|
|
|
|
2016-09-26 15:09:29 +00:00
|
|
|
config LS1_DEEP_SLEEP
|
2016-10-04 21:31:47 +00:00
|
|
|
bool "Deep sleep"
|
2016-10-04 21:31:48 +00:00
|
|
|
|
2016-10-04 21:45:01 +00:00
|
|
|
config MAX_CPUS
|
|
|
|
int "Maximum number of CPUs permitted for LS102xA"
|
|
|
|
default 2
|
|
|
|
help
|
|
|
|
Set this number to the maximum number of possible CPUs in the SoC.
|
|
|
|
SoCs may have multiple clusters with each cluster may have multiple
|
|
|
|
ports. If some ports are reserved but higher ports are used for
|
|
|
|
cores, count the reserved ports. This will allocate enough memory
|
|
|
|
in spin table to properly handle all cores.
|
|
|
|
|
2017-08-11 05:39:14 +00:00
|
|
|
config SYS_CCI400_OFFSET
|
|
|
|
hex "Offset for CCI400 base"
|
|
|
|
depends on SYS_FSL_HAS_CCI400
|
|
|
|
default 0x180000
|
|
|
|
help
|
|
|
|
Offset for CCI400 base.
|
|
|
|
CCI400 base addr = CCSRBAR + CCI400_OFFSET
|
|
|
|
|
2019-03-06 06:49:14 +00:00
|
|
|
config SYS_FSL_ERRATUM_A008850
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Workaround for DDR erratum A008850
|
|
|
|
|
2017-09-04 10:46:54 +00:00
|
|
|
config SYS_FSL_ERRATUM_A008997
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Workaround for USB PHY erratum A008997
|
|
|
|
|
2017-09-04 10:46:55 +00:00
|
|
|
config SYS_FSL_ERRATUM_A009007
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Workaround for USB PHY erratum A009007
|
|
|
|
|
2017-09-04 10:46:52 +00:00
|
|
|
config SYS_FSL_ERRATUM_A009008
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Workaround for USB PHY erratum A009008
|
|
|
|
|
2017-09-04 10:46:53 +00:00
|
|
|
config SYS_FSL_ERRATUM_A009798
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Workaround for USB PHY erratum A009798
|
|
|
|
|
2016-10-04 21:31:48 +00:00
|
|
|
config SYS_FSL_ERRATUM_A010315
|
|
|
|
bool "Workaround for PCIe erratum A010315"
|
|
|
|
|
2017-08-11 05:39:14 +00:00
|
|
|
config SYS_FSL_HAS_CCI400
|
|
|
|
bool
|
|
|
|
|
2016-10-05 01:01:34 +00:00
|
|
|
config SYS_FSL_SRDS_1
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_SRDS_2
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_HAS_SERDES
|
|
|
|
bool
|
|
|
|
|
2016-10-04 21:45:54 +00:00
|
|
|
config SYS_FSL_IFC_BANK_COUNT
|
|
|
|
int "Maximum banks of Integrated flash controller"
|
|
|
|
default 8
|
|
|
|
|
2016-12-28 16:43:41 +00:00
|
|
|
config SYS_FSL_ERRATUM_A008407
|
|
|
|
bool
|
|
|
|
|
2016-10-04 21:31:48 +00:00
|
|
|
endmenu
|