2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-08-26 20:01:29 +00:00
|
|
|
/*
|
2018-01-29 17:44:35 +00:00
|
|
|
* Copyright 2008, 2010-2016 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright 2017-2018 NXP Semiconductor
|
2008-08-26 20:01:29 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2010-07-14 15:04:21 +00:00
|
|
|
#include <hwconfig.h>
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr.h>
|
2017-05-17 14:23:10 +00:00
|
|
|
#if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
|
|
|
|
defined(CONFIG_ARM)
|
2017-05-17 14:23:06 +00:00
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#endif
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2011-01-09 17:37:00 +00:00
|
|
|
/*
|
|
|
|
* Use our own stack based buffer before relocation to allow accessing longer
|
|
|
|
* hwconfig strings that might be in the environment before we've relocated.
|
|
|
|
* This is pretty fragile on both the use of stack and if the buffer is big
|
2017-08-03 18:22:12 +00:00
|
|
|
* enough. However we will get a warning from env_get_f() for the latter.
|
2011-01-09 17:37:00 +00:00
|
|
|
*/
|
|
|
|
|
2008-08-26 20:01:29 +00:00
|
|
|
/* Board-specific functions defined in each board's ddr.c */
|
|
|
|
extern void fsl_ddr_board_options(memctl_options_t *popts,
|
2008-10-03 16:36:55 +00:00
|
|
|
dimm_params_t *pdimm,
|
2008-08-26 20:01:29 +00:00
|
|
|
unsigned int ctrl_num);
|
|
|
|
|
2011-08-26 18:32:43 +00:00
|
|
|
struct dynamic_odt {
|
2011-01-10 12:03:00 +00:00
|
|
|
unsigned int odt_rd_cfg;
|
|
|
|
unsigned int odt_wr_cfg;
|
|
|
|
unsigned int odt_rtt_norm;
|
|
|
|
unsigned int odt_rtt_wr;
|
2011-08-26 18:32:43 +00:00
|
|
|
};
|
2011-01-10 12:03:00 +00:00
|
|
|
|
2015-11-04 18:03:17 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4
|
|
|
|
/* Quad rank is not verified yet due availability.
|
|
|
|
* Replacing 20 OHM with 34 OHM since DDR4 doesn't have 20 OHM option
|
|
|
|
*/
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_Q[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS_AND_OTHER_DIMM,
|
|
|
|
DDR4_RTT_34_OHM, /* unverified */
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR4_RTT_OFF,
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS_AND_OTHER_DIMM,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER, /* tied high */
|
|
|
|
DDR4_RTT_OFF,
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_D[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR4_RTT_40_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR4_RTT_OFF,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_S[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR4_RTT_40_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_DD[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_DS[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_SD[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_SS[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR4_RTT_34_OHM,
|
|
|
|
DDR4_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_D0[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR4_RTT_40_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR4_RTT_OFF,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_0D[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR4_RTT_40_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR4_RTT_OFF,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_S0[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR4_RTT_40_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_0S[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR4_RTT_40_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt odt_unknown[4] = {
|
2015-11-04 18:03:17 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR4_RTT_120_OHM,
|
|
|
|
DDR4_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
#elif defined(CONFIG_SYS_FSL_DDR3)
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_Q[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS_AND_OTHER_DIMM,
|
|
|
|
DDR3_RTT_20_OHM,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER, /* tied high */
|
|
|
|
DDR3_RTT_OFF,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS_AND_OTHER_DIMM,
|
|
|
|
DDR3_RTT_20_OHM,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER, /* tied high */
|
|
|
|
DDR3_RTT_OFF,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_D[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR3_RTT_40_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR3_RTT_OFF,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_S[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR3_RTT_40_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_DD[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR3_RTT_30_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR3_RTT_30_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_DS[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR3_RTT_30_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR3_RTT_20_OHM,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_SD[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR3_RTT_20_OHM,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR3_RTT_20_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_SS[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR3_RTT_30_OHM,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR3_RTT_30_OHM,
|
|
|
|
DDR3_RTT_120_OHM
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_D0[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR3_RTT_40_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR3_RTT_OFF,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_0D[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_SAME_DIMM,
|
|
|
|
DDR3_RTT_40_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR3_RTT_OFF,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_S0[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR3_RTT_40_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_0S[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR3_RTT_40_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt odt_unknown[4] = {
|
2011-01-10 12:03:00 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR3_RTT_120_OHM,
|
|
|
|
DDR3_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
2015-11-04 18:03:17 +00:00
|
|
|
#else /* CONFIG_SYS_FSL_DDR3 */
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_Q[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_D[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR2_RTT_150_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt single_S[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR2_RTT_150_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_DD[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_DS[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_SD[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
2011-01-10 12:03:00 +00:00
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_SS[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
FSL_DDR_ODT_OTHER_DIMM,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_D0[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR2_RTT_150_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_0D[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_ALL,
|
|
|
|
DDR2_RTT_150_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_S0[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR2_RTT_150_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt dual_0S[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{0, 0, 0, 0},
|
|
|
|
{0, 0, 0, 0},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR2_RTT_150_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{0, 0, 0, 0}
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2017-03-28 18:29:56 +00:00
|
|
|
static __maybe_unused const struct dynamic_odt odt_unknown[4] = {
|
2011-08-26 18:32:43 +00:00
|
|
|
{ /* cs0 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs1 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs2 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_CS,
|
|
|
|
DDR2_RTT_75_OHM,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
},
|
|
|
|
{ /* cs3 */
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
FSL_DDR_ODT_NEVER,
|
|
|
|
DDR2_RTT_OFF,
|
|
|
|
DDR2_RTT_OFF
|
|
|
|
}
|
|
|
|
};
|
|
|
|
#endif
|
2012-10-08 07:44:27 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Automatically seleect bank interleaving mode based on DIMMs
|
|
|
|
* in this order: cs0_cs1_cs2_cs3, cs0_cs1, null.
|
|
|
|
* This function only deal with one or two slots per controller.
|
|
|
|
*/
|
|
|
|
static inline unsigned int auto_bank_intlv(dimm_params_t *pdimm)
|
|
|
|
{
|
|
|
|
#if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
|
|
|
|
if (pdimm[0].n_ranks == 4)
|
|
|
|
return FSL_DDR_CS0_CS1_CS2_CS3;
|
|
|
|
else if (pdimm[0].n_ranks == 2)
|
|
|
|
return FSL_DDR_CS0_CS1;
|
|
|
|
#elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
|
|
|
|
#ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
|
|
|
|
if (pdimm[0].n_ranks == 4)
|
|
|
|
return FSL_DDR_CS0_CS1_CS2_CS3;
|
|
|
|
#endif
|
|
|
|
if (pdimm[0].n_ranks == 2) {
|
|
|
|
if (pdimm[1].n_ranks == 2)
|
|
|
|
return FSL_DDR_CS0_CS1_CS2_CS3;
|
|
|
|
else
|
|
|
|
return FSL_DDR_CS0_CS1;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-07-23 21:04:48 +00:00
|
|
|
unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
|
2008-08-26 20:01:29 +00:00
|
|
|
memctl_options_t *popts,
|
2008-10-03 16:36:55 +00:00
|
|
|
dimm_params_t *pdimm,
|
2008-08-26 20:01:29 +00:00
|
|
|
unsigned int ctrl_num)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
2011-01-09 17:37:00 +00:00
|
|
|
char buffer[HWCONFIG_BUFFER_SIZE];
|
|
|
|
char *buf = NULL;
|
2014-03-28 00:54:47 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR3) || \
|
|
|
|
defined(CONFIG_SYS_FSL_DDR2) || \
|
|
|
|
defined(CONFIG_SYS_FSL_DDR4)
|
2011-08-26 18:32:43 +00:00
|
|
|
const struct dynamic_odt *pdodt = odt_unknown;
|
2011-11-09 16:05:21 +00:00
|
|
|
#endif
|
2018-01-29 18:24:08 +00:00
|
|
|
#if (CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4)
|
2011-08-24 16:40:26 +00:00
|
|
|
ulong ddr_freq;
|
2018-01-29 18:24:08 +00:00
|
|
|
#endif
|
2011-01-09 17:37:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Extract hwconfig from environment since we have not properly setup
|
|
|
|
* the environment but need it for ddr config params
|
|
|
|
*/
|
2017-08-03 18:22:12 +00:00
|
|
|
if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
|
2011-01-09 17:37:00 +00:00
|
|
|
buf = buffer;
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2014-03-28 00:54:47 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR3) || \
|
|
|
|
defined(CONFIG_SYS_FSL_DDR2) || \
|
|
|
|
defined(CONFIG_SYS_FSL_DDR4)
|
2008-08-26 20:01:29 +00:00
|
|
|
/* Chip select options. */
|
2014-04-01 21:20:49 +00:00
|
|
|
#if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
|
|
|
|
switch (pdimm[0].n_ranks) {
|
|
|
|
case 1:
|
|
|
|
pdodt = single_S;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
pdodt = single_D;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
pdodt = single_Q;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
#elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
|
|
|
|
switch (pdimm[0].n_ranks) {
|
|
|
|
#ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
|
|
|
|
case 4:
|
|
|
|
pdodt = single_Q;
|
|
|
|
if (pdimm[1].n_ranks)
|
|
|
|
printf("Error: Quad- and Dual-rank DIMMs cannot be used together\n");
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
case 2:
|
|
|
|
switch (pdimm[1].n_ranks) {
|
2011-01-10 12:03:00 +00:00
|
|
|
case 2:
|
2014-04-01 21:20:49 +00:00
|
|
|
pdodt = dual_DD;
|
2011-01-10 12:03:00 +00:00
|
|
|
break;
|
2014-04-01 21:20:49 +00:00
|
|
|
case 1:
|
|
|
|
pdodt = dual_DS;
|
2011-01-10 12:03:00 +00:00
|
|
|
break;
|
2014-04-01 21:20:49 +00:00
|
|
|
case 0:
|
|
|
|
pdodt = dual_D0;
|
2012-10-08 07:44:23 +00:00
|
|
|
break;
|
2014-04-01 21:20:49 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
switch (pdimm[1].n_ranks) {
|
2011-01-10 12:03:00 +00:00
|
|
|
case 2:
|
2014-04-01 21:20:49 +00:00
|
|
|
pdodt = dual_SD;
|
2011-01-10 12:03:00 +00:00
|
|
|
break;
|
|
|
|
case 1:
|
2014-04-01 21:20:49 +00:00
|
|
|
pdodt = dual_SS;
|
2011-01-10 12:03:00 +00:00
|
|
|
break;
|
|
|
|
case 0:
|
2014-04-01 21:20:49 +00:00
|
|
|
pdodt = dual_S0;
|
2011-01-10 12:03:00 +00:00
|
|
|
break;
|
|
|
|
}
|
2014-04-01 21:20:49 +00:00
|
|
|
break;
|
|
|
|
case 0:
|
|
|
|
switch (pdimm[1].n_ranks) {
|
|
|
|
case 2:
|
|
|
|
pdodt = dual_0D;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
pdodt = dual_0S;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
2011-01-10 12:03:00 +00:00
|
|
|
}
|
2014-04-01 21:20:49 +00:00
|
|
|
#endif /* CONFIG_DIMM_SLOTS_PER_CTLR */
|
|
|
|
#endif /* CONFIG_SYS_FSL_DDR2, 3, 4 */
|
2008-08-26 20:01:29 +00:00
|
|
|
|
|
|
|
/* Pick chip-select local options. */
|
|
|
|
for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
|
2014-03-28 00:54:47 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR3) || \
|
|
|
|
defined(CONFIG_SYS_FSL_DDR2) || \
|
|
|
|
defined(CONFIG_SYS_FSL_DDR4)
|
2011-01-10 12:03:00 +00:00
|
|
|
popts->cs_local_opts[i].odt_rd_cfg = pdodt[i].odt_rd_cfg;
|
|
|
|
popts->cs_local_opts[i].odt_wr_cfg = pdodt[i].odt_wr_cfg;
|
|
|
|
popts->cs_local_opts[i].odt_rtt_norm = pdodt[i].odt_rtt_norm;
|
|
|
|
popts->cs_local_opts[i].odt_rtt_wr = pdodt[i].odt_rtt_wr;
|
|
|
|
#else
|
|
|
|
popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
|
|
|
|
popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
|
|
|
|
#endif
|
2008-08-26 20:01:29 +00:00
|
|
|
popts->cs_local_opts[i].auto_precharge = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Pick interleaving mode. */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 0 = no interleaving
|
|
|
|
* 1 = interleaving between 2 controllers
|
|
|
|
*/
|
|
|
|
popts->memctl_interleaving = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 0 = cacheline
|
|
|
|
* 1 = page
|
|
|
|
* 2 = (logical) bank
|
|
|
|
* 3 = superbank (only if CS interleaving is enabled)
|
|
|
|
*/
|
|
|
|
popts->memctl_interleaving_mode = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 0: cacheline: bit 30 of the 36-bit physical addr selects the memctl
|
|
|
|
* 1: page: bit to the left of the column bits selects the memctl
|
|
|
|
* 2: bank: bit to the left of the bank bits selects the memctl
|
|
|
|
* 3: superbank: bit to the left of the chip select selects the memctl
|
|
|
|
*
|
|
|
|
* NOTE: ba_intlv (rank interleaving) is independent of memory
|
|
|
|
* controller interleaving; it is only within a memory controller.
|
|
|
|
* Must use superbank interleaving if rank interleaving is used and
|
|
|
|
* memory controller interleaving is enabled.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 0 = no
|
|
|
|
* 0x40 = CS0,CS1
|
|
|
|
* 0x20 = CS2,CS3
|
|
|
|
* 0x60 = CS0,CS1 + CS2,CS3
|
|
|
|
* 0x04 = CS0,CS1,CS2,CS3
|
|
|
|
*/
|
|
|
|
popts->ba_intlv_ctl = 0;
|
|
|
|
|
|
|
|
/* Memory Organization Parameters */
|
2015-07-23 21:04:48 +00:00
|
|
|
popts->registered_dimm_en = common_dimm->all_dimms_registered;
|
2008-08-26 20:01:29 +00:00
|
|
|
|
|
|
|
/* Operational Mode Paramters */
|
|
|
|
|
|
|
|
/* Pick ECC modes */
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->ecc_mode = 0; /* 0 = disabled, 1 = enabled */
|
2011-01-10 12:02:57 +00:00
|
|
|
#ifdef CONFIG_DDR_ECC
|
|
|
|
if (hwconfig_sub_f("fsl_ddr", "ecc", buf)) {
|
|
|
|
if (hwconfig_subarg_cmp_f("fsl_ddr", "ecc", "on", buf))
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->ecc_mode = 1;
|
2011-01-10 12:02:57 +00:00
|
|
|
} else
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->ecc_mode = 1;
|
2008-08-26 20:01:29 +00:00
|
|
|
#endif
|
2016-05-26 19:19:03 +00:00
|
|
|
/* 1 = use memory controler to init data */
|
|
|
|
popts->ecc_init_using_memctl = popts->ecc_mode ? 1 : 0;
|
2008-08-26 20:01:29 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Choose DQS config
|
|
|
|
* 0 for DDR1
|
|
|
|
* 1 for DDR2
|
|
|
|
*/
|
2013-09-30 16:22:09 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR1)
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->dqs_config = 0;
|
2013-09-30 16:22:09 +00:00
|
|
|
#elif defined(CONFIG_SYS_FSL_DDR2) || defined(CONFIG_SYS_FSL_DDR3)
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->dqs_config = 1;
|
2008-08-26 20:01:29 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Choose self-refresh during sleep. */
|
|
|
|
popts->self_refresh_in_sleep = 1;
|
|
|
|
|
|
|
|
/* Choose dynamic power management mode. */
|
|
|
|
popts->dynamic_power = 0;
|
|
|
|
|
2011-05-26 23:25:48 +00:00
|
|
|
/*
|
|
|
|
* check first dimm for primary sdram width
|
|
|
|
* presuming all dimms are similar
|
|
|
|
* 0 = 64-bit, 1 = 32-bit, 2 = 16-bit
|
|
|
|
*/
|
2013-09-30 16:22:09 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
|
2011-06-27 20:35:25 +00:00
|
|
|
if (pdimm[0].n_ranks != 0) {
|
|
|
|
if ((pdimm[0].data_width >= 64) && \
|
|
|
|
(pdimm[0].data_width <= 72))
|
|
|
|
popts->data_bus_width = 0;
|
2017-04-15 13:23:49 +00:00
|
|
|
else if ((pdimm[0].data_width >= 32) && \
|
2011-06-27 20:35:25 +00:00
|
|
|
(pdimm[0].data_width <= 40))
|
|
|
|
popts->data_bus_width = 1;
|
|
|
|
else {
|
|
|
|
panic("Error: data width %u is invalid!\n",
|
|
|
|
pdimm[0].data_width);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
if (pdimm[0].n_ranks != 0) {
|
|
|
|
if (pdimm[0].primary_sdram_width == 64)
|
|
|
|
popts->data_bus_width = 0;
|
|
|
|
else if (pdimm[0].primary_sdram_width == 32)
|
|
|
|
popts->data_bus_width = 1;
|
|
|
|
else if (pdimm[0].primary_sdram_width == 16)
|
|
|
|
popts->data_bus_width = 2;
|
|
|
|
else {
|
|
|
|
panic("Error: primary sdram width %u is invalid!\n",
|
|
|
|
pdimm[0].primary_sdram_width);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2013-06-25 18:37:47 +00:00
|
|
|
popts->x4_en = (pdimm[0].device_width == 4) ? 1 : 0;
|
|
|
|
|
2008-08-26 20:01:29 +00:00
|
|
|
/* Choose burst length. */
|
2014-03-28 00:54:47 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
|
2010-03-05 04:22:00 +00:00
|
|
|
#if defined(CONFIG_E500MC)
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->otf_burst_chop_en = 0; /* on-the-fly burst chop disable */
|
2010-03-05 04:22:00 +00:00
|
|
|
popts->burst_length = DDR_BL8; /* Fixed 8-beat burst len */
|
|
|
|
#else
|
2011-05-26 23:25:51 +00:00
|
|
|
if ((popts->data_bus_width == 1) || (popts->data_bus_width == 2)) {
|
|
|
|
/* 32-bit or 16-bit bus */
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->otf_burst_chop_en = 0;
|
2011-05-26 23:25:48 +00:00
|
|
|
popts->burst_length = DDR_BL8;
|
|
|
|
} else {
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->otf_burst_chop_en = 1; /* on-the-fly burst chop */
|
2011-05-26 23:25:48 +00:00
|
|
|
popts->burst_length = DDR_OTF; /* on-the-fly BC4 and BL8 */
|
|
|
|
}
|
2010-03-05 04:22:00 +00:00
|
|
|
#endif
|
2009-03-14 04:48:30 +00:00
|
|
|
#else
|
|
|
|
popts->burst_length = DDR_BL4; /* has to be 4 for DDR2 */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Choose ddr controller address mirror mode */
|
2014-03-28 00:54:47 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
|
2015-03-19 16:30:27 +00:00
|
|
|
for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
|
|
|
|
if (pdimm[i].n_ranks) {
|
|
|
|
popts->mirrored_dimm = pdimm[i].mirrored_dimm;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2009-03-14 04:48:30 +00:00
|
|
|
#endif
|
2008-08-26 20:01:29 +00:00
|
|
|
|
|
|
|
/* Global Timing Parameters. */
|
2015-01-06 21:18:50 +00:00
|
|
|
debug("mclk_ps = %u ps\n", get_memory_clk_period_ps(ctrl_num));
|
2008-08-26 20:01:29 +00:00
|
|
|
|
|
|
|
/* Pick a caslat override. */
|
|
|
|
popts->cas_latency_override = 0;
|
|
|
|
popts->cas_latency_override_value = 3;
|
|
|
|
if (popts->cas_latency_override) {
|
|
|
|
debug("using caslat override value = %u\n",
|
|
|
|
popts->cas_latency_override_value);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Decide whether to use the computed derated latency */
|
|
|
|
popts->use_derated_caslat = 0;
|
|
|
|
|
|
|
|
/* Choose an additive latency. */
|
|
|
|
popts->additive_latency_override = 0;
|
|
|
|
popts->additive_latency_override_value = 3;
|
|
|
|
if (popts->additive_latency_override) {
|
|
|
|
debug("using additive latency override value = %u\n",
|
|
|
|
popts->additive_latency_override_value);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 2T_EN setting
|
|
|
|
*
|
|
|
|
* Factors to consider for 2T_EN:
|
|
|
|
* - number of DIMMs installed
|
|
|
|
* - number of components, number of active ranks
|
|
|
|
* - how much time you want to spend playing around
|
|
|
|
*/
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->twot_en = 0;
|
|
|
|
popts->threet_en = 0;
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2016-03-10 09:36:56 +00:00
|
|
|
/* for RDIMM and DDR4 UDIMM/discrete memory, address parity enable */
|
|
|
|
if (popts->registered_dimm_en)
|
|
|
|
popts->ap_en = 1; /* 0 = disable, 1 = enable */
|
|
|
|
else
|
|
|
|
popts->ap_en = 0; /* disabled for DDR4 UDIMM/discrete default */
|
|
|
|
|
|
|
|
if (hwconfig_sub_f("fsl_ddr", "parity", buf)) {
|
|
|
|
if (hwconfig_subarg_cmp_f("fsl_ddr", "parity", "on", buf)) {
|
|
|
|
if (popts->registered_dimm_en ||
|
|
|
|
(CONFIG_FSL_SDRAM_TYPE == SDRAM_TYPE_DDR4))
|
|
|
|
popts->ap_en = 1;
|
|
|
|
}
|
|
|
|
}
|
2011-01-10 12:03:00 +00:00
|
|
|
|
2008-08-26 20:01:29 +00:00
|
|
|
/*
|
|
|
|
* BSTTOPRE precharge interval
|
|
|
|
*
|
|
|
|
* Set this to 0 for global auto precharge
|
2014-03-28 00:54:47 +00:00
|
|
|
* The value of 0x100 has been used for DDR1, DDR2, DDR3.
|
|
|
|
* It is not wrong. Any value should be OK. The performance depends on
|
2015-07-23 21:04:48 +00:00
|
|
|
* applications. There is no one good value for all. One way to set
|
|
|
|
* is to use 1/4 of refint value.
|
2008-08-26 20:01:29 +00:00
|
|
|
*/
|
2015-07-23 21:04:48 +00:00
|
|
|
popts->bstopre = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps)
|
|
|
|
>> 2;
|
2008-08-26 20:01:29 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Window for four activates -- tFAW
|
|
|
|
*
|
|
|
|
* FIXME: UM: applies only to DDR2/DDR3 with eight logical banks only
|
|
|
|
* FIXME: varies depending upon number of column addresses or data
|
|
|
|
* FIXME: width, was considering looking at pdimm->primary_sdram_width
|
|
|
|
*/
|
2013-09-30 16:22:09 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR1)
|
2015-01-06 21:18:50 +00:00
|
|
|
popts->tfaw_window_four_activates_ps = mclk_to_picos(ctrl_num, 1);
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2013-09-30 16:22:09 +00:00
|
|
|
#elif defined(CONFIG_SYS_FSL_DDR2)
|
2008-08-26 20:01:29 +00:00
|
|
|
/*
|
|
|
|
* x4/x8; some datasheets have 35000
|
|
|
|
* x16 wide columns only? Use 50000?
|
|
|
|
*/
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->tfaw_window_four_activates_ps = 37500;
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2014-03-28 00:54:47 +00:00
|
|
|
#else
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->tfaw_window_four_activates_ps = pdimm[0].tfaw_ps;
|
2009-03-14 04:48:30 +00:00
|
|
|
#endif
|
|
|
|
popts->zq_en = 0;
|
|
|
|
popts->wrlvl_en = 0;
|
2014-03-28 00:54:47 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
|
2009-03-14 04:48:30 +00:00
|
|
|
/*
|
|
|
|
* due to ddr3 dimm is fly-by topology
|
|
|
|
* we suggest to enable write leveling to
|
|
|
|
* meet the tQDSS under different loading.
|
|
|
|
*/
|
|
|
|
popts->wrlvl_en = 1;
|
2010-07-02 22:25:56 +00:00
|
|
|
popts->zq_en = 1;
|
2009-12-16 16:24:37 +00:00
|
|
|
popts->wrlvl_override = 0;
|
2008-08-26 20:01:29 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
2008-10-03 16:37:10 +00:00
|
|
|
* Check interleaving configuration from environment.
|
|
|
|
* Please refer to doc/README.fsl-ddr for the detail.
|
2008-08-26 20:01:29 +00:00
|
|
|
*
|
|
|
|
* If memory controller interleaving is enabled, then the data
|
2010-07-02 22:25:52 +00:00
|
|
|
* bus widths must be programmed identically for all memory controllers.
|
2008-10-03 16:37:10 +00:00
|
|
|
*
|
2014-02-10 21:59:44 +00:00
|
|
|
* Attempt to set all controllers to the same chip select
|
2008-10-03 16:37:10 +00:00
|
|
|
* interleaving mode. It will do a best effort to get the
|
|
|
|
* requested ranks interleaved together such that the result
|
|
|
|
* should be a subset of the requested configuration.
|
2014-02-10 21:59:44 +00:00
|
|
|
*
|
|
|
|
* if CONFIG_SYS_FSL_DDR_INTLV_256B is defined, mandatory interleaving
|
|
|
|
* with 256 Byte is enabled.
|
2008-08-26 20:01:29 +00:00
|
|
|
*/
|
2016-12-28 16:43:45 +00:00
|
|
|
#if (CONFIG_SYS_NUM_DDR_CTLRS > 1)
|
2012-08-17 08:22:39 +00:00
|
|
|
if (!hwconfig_sub_f("fsl_ddr", "ctlr_intlv", buf))
|
2014-02-10 21:59:44 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_DDR_INTLV_256B
|
|
|
|
;
|
|
|
|
#else
|
2012-08-17 08:22:39 +00:00
|
|
|
goto done;
|
2014-02-10 21:59:44 +00:00
|
|
|
#endif
|
2012-08-17 08:22:39 +00:00
|
|
|
if (pdimm[0].n_ranks == 0) {
|
|
|
|
printf("There is no rank on CS0 for controller %d.\n", ctrl_num);
|
|
|
|
popts->memctl_interleaving = 0;
|
|
|
|
goto done;
|
|
|
|
}
|
|
|
|
popts->memctl_interleaving = 1;
|
2014-02-10 21:59:44 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_DDR_INTLV_256B
|
|
|
|
popts->memctl_interleaving_mode = FSL_DDR_256B_INTERLEAVING;
|
|
|
|
popts->memctl_interleaving = 1;
|
|
|
|
debug("256 Byte interleaving\n");
|
2014-04-01 21:20:49 +00:00
|
|
|
#else
|
2012-08-17 08:22:39 +00:00
|
|
|
/*
|
|
|
|
* test null first. if CONFIG_HWCONFIG is not defined
|
|
|
|
* hwconfig_arg_cmp returns non-zero
|
|
|
|
*/
|
|
|
|
if (hwconfig_subarg_cmp_f("fsl_ddr", "ctlr_intlv",
|
|
|
|
"null", buf)) {
|
|
|
|
popts->memctl_interleaving = 0;
|
|
|
|
debug("memory controller interleaving disabled.\n");
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"cacheline", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : FSL_DDR_CACHE_LINE_INTERLEAVING;
|
|
|
|
popts->memctl_interleaving =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : 1;
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"page", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : FSL_DDR_PAGE_INTERLEAVING;
|
|
|
|
popts->memctl_interleaving =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : 1;
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"bank", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : FSL_DDR_BANK_INTERLEAVING;
|
|
|
|
popts->memctl_interleaving =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : 1;
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"superbank", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : FSL_DDR_SUPERBANK_INTERLEAVING;
|
|
|
|
popts->memctl_interleaving =
|
2016-12-28 16:43:45 +00:00
|
|
|
((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
|
2012-08-17 08:22:39 +00:00
|
|
|
0 : 1;
|
2016-12-28 16:43:45 +00:00
|
|
|
#if (CONFIG_SYS_NUM_DDR_CTLRS == 3)
|
2012-08-17 08:22:39 +00:00
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"3way_1KB", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
|
|
|
FSL_DDR_3WAY_1KB_INTERLEAVING;
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"3way_4KB", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
|
|
|
FSL_DDR_3WAY_4KB_INTERLEAVING;
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"3way_8KB", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
|
|
|
FSL_DDR_3WAY_8KB_INTERLEAVING;
|
2016-12-28 16:43:45 +00:00
|
|
|
#elif (CONFIG_SYS_NUM_DDR_CTLRS == 4)
|
2012-08-17 08:22:39 +00:00
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"4way_1KB", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
|
|
|
FSL_DDR_4WAY_1KB_INTERLEAVING;
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"4way_4KB", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
|
|
|
FSL_DDR_4WAY_4KB_INTERLEAVING;
|
|
|
|
} else if (hwconfig_subarg_cmp_f("fsl_ddr",
|
|
|
|
"ctlr_intlv",
|
|
|
|
"4way_8KB", buf)) {
|
|
|
|
popts->memctl_interleaving_mode =
|
|
|
|
FSL_DDR_4WAY_8KB_INTERLEAVING;
|
|
|
|
#endif
|
|
|
|
} else {
|
|
|
|
popts->memctl_interleaving = 0;
|
|
|
|
printf("hwconfig has unrecognized parameter for ctlr_intlv.\n");
|
2008-10-03 16:37:10 +00:00
|
|
|
}
|
2014-04-01 21:20:49 +00:00
|
|
|
#endif /* CONFIG_SYS_FSL_DDR_INTLV_256B */
|
2012-08-17 08:22:39 +00:00
|
|
|
done:
|
2016-12-28 16:43:45 +00:00
|
|
|
#endif /* CONFIG_SYS_NUM_DDR_CTLRS > 1 */
|
2011-01-09 17:37:00 +00:00
|
|
|
if ((hwconfig_sub_f("fsl_ddr", "bank_intlv", buf)) &&
|
2009-11-11 23:26:37 +00:00
|
|
|
(CONFIG_CHIP_SELECTS_PER_CTRL > 1)) {
|
2010-07-14 15:04:21 +00:00
|
|
|
/* test null first. if CONFIG_HWCONFIG is not defined,
|
2011-01-09 17:37:00 +00:00
|
|
|
* hwconfig_subarg_cmp_f returns non-zero */
|
|
|
|
if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
|
|
|
|
"null", buf))
|
2010-07-02 22:25:52 +00:00
|
|
|
debug("bank interleaving disabled.\n");
|
2011-01-09 17:37:00 +00:00
|
|
|
else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
|
|
|
|
"cs0_cs1", buf))
|
2008-10-03 16:37:10 +00:00
|
|
|
popts->ba_intlv_ctl = FSL_DDR_CS0_CS1;
|
2011-01-09 17:37:00 +00:00
|
|
|
else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
|
|
|
|
"cs2_cs3", buf))
|
2008-10-03 16:37:10 +00:00
|
|
|
popts->ba_intlv_ctl = FSL_DDR_CS2_CS3;
|
2011-01-09 17:37:00 +00:00
|
|
|
else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
|
|
|
|
"cs0_cs1_and_cs2_cs3", buf))
|
2008-10-03 16:37:10 +00:00
|
|
|
popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_AND_CS2_CS3;
|
2011-01-09 17:37:00 +00:00
|
|
|
else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
|
|
|
|
"cs0_cs1_cs2_cs3", buf))
|
2008-10-03 16:37:10 +00:00
|
|
|
popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_CS2_CS3;
|
2012-10-08 07:44:27 +00:00
|
|
|
else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
|
|
|
|
"auto", buf))
|
|
|
|
popts->ba_intlv_ctl = auto_bank_intlv(pdimm);
|
2008-10-03 16:37:10 +00:00
|
|
|
else
|
2010-07-02 22:25:52 +00:00
|
|
|
printf("hwconfig has unrecognized parameter for bank_intlv.\n");
|
2008-10-03 16:37:10 +00:00
|
|
|
switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
|
|
|
|
case FSL_DDR_CS0_CS1_CS2_CS3:
|
2010-07-02 22:25:52 +00:00
|
|
|
#if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
|
2010-07-02 22:25:53 +00:00
|
|
|
if (pdimm[0].n_ranks < 4) {
|
2010-07-02 22:25:52 +00:00
|
|
|
popts->ba_intlv_ctl = 0;
|
|
|
|
printf("Not enough bank(chip-select) for "
|
|
|
|
"CS0+CS1+CS2+CS3 on controller %d, "
|
2012-08-17 08:22:39 +00:00
|
|
|
"interleaving disabled!\n", ctrl_num);
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
|
|
|
#elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
|
2012-10-08 07:44:23 +00:00
|
|
|
#ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
|
|
|
|
if (pdimm[0].n_ranks == 4)
|
|
|
|
break;
|
|
|
|
#endif
|
2010-07-02 22:25:53 +00:00
|
|
|
if ((pdimm[0].n_ranks < 2) && (pdimm[1].n_ranks < 2)) {
|
2010-07-02 22:25:52 +00:00
|
|
|
popts->ba_intlv_ctl = 0;
|
|
|
|
printf("Not enough bank(chip-select) for "
|
|
|
|
"CS0+CS1+CS2+CS3 on controller %d, "
|
2012-08-17 08:22:39 +00:00
|
|
|
"interleaving disabled!\n", ctrl_num);
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
|
|
|
if (pdimm[0].capacity != pdimm[1].capacity) {
|
|
|
|
popts->ba_intlv_ctl = 0;
|
|
|
|
printf("Not identical DIMM size for "
|
|
|
|
"CS0+CS1+CS2+CS3 on controller %d, "
|
2012-08-17 08:22:39 +00:00
|
|
|
"interleaving disabled!\n", ctrl_num);
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
break;
|
2008-10-03 16:37:10 +00:00
|
|
|
case FSL_DDR_CS0_CS1:
|
2010-07-02 22:25:53 +00:00
|
|
|
if (pdimm[0].n_ranks < 2) {
|
2008-10-03 16:37:10 +00:00
|
|
|
popts->ba_intlv_ctl = 0;
|
2008-10-29 14:21:44 +00:00
|
|
|
printf("Not enough bank(chip-select) for "
|
2010-07-02 22:25:52 +00:00
|
|
|
"CS0+CS1 on controller %d, "
|
2012-08-17 08:22:39 +00:00
|
|
|
"interleaving disabled!\n", ctrl_num);
|
2008-10-03 16:37:10 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case FSL_DDR_CS2_CS3:
|
2010-07-02 22:25:52 +00:00
|
|
|
#if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
|
2010-07-02 22:25:53 +00:00
|
|
|
if (pdimm[0].n_ranks < 4) {
|
2010-07-02 22:25:52 +00:00
|
|
|
popts->ba_intlv_ctl = 0;
|
|
|
|
printf("Not enough bank(chip-select) for CS2+CS3 "
|
2012-08-17 08:22:39 +00:00
|
|
|
"on controller %d, interleaving disabled!\n", ctrl_num);
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
|
|
|
#elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
|
2010-07-02 22:25:53 +00:00
|
|
|
if (pdimm[1].n_ranks < 2) {
|
2008-10-03 16:37:10 +00:00
|
|
|
popts->ba_intlv_ctl = 0;
|
2010-07-02 22:25:52 +00:00
|
|
|
printf("Not enough bank(chip-select) for CS2+CS3 "
|
2012-08-17 08:22:39 +00:00
|
|
|
"on controller %d, interleaving disabled!\n", ctrl_num);
|
2008-10-03 16:37:10 +00:00
|
|
|
}
|
2010-07-02 22:25:52 +00:00
|
|
|
#endif
|
2008-10-03 16:37:10 +00:00
|
|
|
break;
|
|
|
|
case FSL_DDR_CS0_CS1_AND_CS2_CS3:
|
2010-07-02 22:25:52 +00:00
|
|
|
#if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
|
2010-07-02 22:25:53 +00:00
|
|
|
if (pdimm[0].n_ranks < 4) {
|
2010-07-02 22:25:52 +00:00
|
|
|
popts->ba_intlv_ctl = 0;
|
|
|
|
printf("Not enough bank(CS) for CS0+CS1 and "
|
|
|
|
"CS2+CS3 on controller %d, "
|
2012-08-17 08:22:39 +00:00
|
|
|
"interleaving disabled!\n", ctrl_num);
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
|
|
|
#elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
|
2010-07-02 22:25:53 +00:00
|
|
|
if ((pdimm[0].n_ranks < 2) || (pdimm[1].n_ranks < 2)) {
|
2008-10-03 16:37:10 +00:00
|
|
|
popts->ba_intlv_ctl = 0;
|
2010-07-02 22:25:52 +00:00
|
|
|
printf("Not enough bank(CS) for CS0+CS1 and "
|
|
|
|
"CS2+CS3 on controller %d, "
|
2012-08-17 08:22:39 +00:00
|
|
|
"interleaving disabled!\n", ctrl_num);
|
2008-10-03 16:37:10 +00:00
|
|
|
}
|
2010-07-02 22:25:52 +00:00
|
|
|
#endif
|
2008-10-03 16:37:10 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
popts->ba_intlv_ctl = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2008-08-26 20:01:29 +00:00
|
|
|
|
2011-01-09 17:37:00 +00:00
|
|
|
if (hwconfig_sub_f("fsl_ddr", "addr_hash", buf)) {
|
|
|
|
if (hwconfig_subarg_cmp_f("fsl_ddr", "addr_hash", "null", buf))
|
2010-07-02 22:25:54 +00:00
|
|
|
popts->addr_hash = 0;
|
2011-01-09 17:37:00 +00:00
|
|
|
else if (hwconfig_subarg_cmp_f("fsl_ddr", "addr_hash",
|
|
|
|
"true", buf))
|
2010-07-02 22:25:54 +00:00
|
|
|
popts->addr_hash = 1;
|
|
|
|
}
|
|
|
|
|
2010-07-02 22:25:53 +00:00
|
|
|
if (pdimm[0].n_ranks == 4)
|
|
|
|
popts->quad_rank_present = 1;
|
|
|
|
|
2018-01-29 17:44:35 +00:00
|
|
|
popts->package_3ds = pdimm->package_3ds;
|
|
|
|
|
2018-01-29 18:24:08 +00:00
|
|
|
#if (CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4)
|
2015-01-06 21:18:50 +00:00
|
|
|
ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
|
2011-08-24 16:40:26 +00:00
|
|
|
if (popts->registered_dimm_en) {
|
|
|
|
popts->rcw_override = 1;
|
|
|
|
popts->rcw_1 = 0x000a5a00;
|
|
|
|
if (ddr_freq <= 800)
|
|
|
|
popts->rcw_2 = 0x00000000;
|
|
|
|
else if (ddr_freq <= 1066)
|
|
|
|
popts->rcw_2 = 0x00100000;
|
|
|
|
else if (ddr_freq <= 1333)
|
|
|
|
popts->rcw_2 = 0x00200000;
|
|
|
|
else
|
|
|
|
popts->rcw_2 = 0x00300000;
|
|
|
|
}
|
2018-01-29 18:24:08 +00:00
|
|
|
#endif
|
2011-08-24 16:40:26 +00:00
|
|
|
|
2008-10-03 16:36:55 +00:00
|
|
|
fsl_ddr_board_options(popts, pdimm, ctrl_num);
|
2008-08-26 20:01:29 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2010-07-02 22:25:52 +00:00
|
|
|
|
|
|
|
void check_interleaving_options(fsl_ddr_info_t *pinfo)
|
|
|
|
{
|
2012-08-17 08:22:39 +00:00
|
|
|
int i, j, k, check_n_ranks, intlv_invalid = 0;
|
|
|
|
unsigned int check_intlv, check_n_row_addr, check_n_col_addr;
|
2010-07-02 22:25:52 +00:00
|
|
|
unsigned long long check_rank_density;
|
2012-08-17 08:22:39 +00:00
|
|
|
struct dimm_params_s *dimm;
|
2014-08-01 22:51:00 +00:00
|
|
|
int first_ctrl = pinfo->first_ctrl;
|
|
|
|
int last_ctrl = first_ctrl + pinfo->num_ctrls - 1;
|
|
|
|
|
2010-07-02 22:25:52 +00:00
|
|
|
/*
|
|
|
|
* Check if all controllers are configured for memory
|
|
|
|
* controller interleaving. Identical dimms are recommended. At least
|
2012-08-17 08:22:39 +00:00
|
|
|
* the size, row and col address should be checked.
|
2010-07-02 22:25:52 +00:00
|
|
|
*/
|
|
|
|
j = 0;
|
2014-08-01 22:51:00 +00:00
|
|
|
check_n_ranks = pinfo->dimm_params[first_ctrl][0].n_ranks;
|
|
|
|
check_rank_density = pinfo->dimm_params[first_ctrl][0].rank_density;
|
|
|
|
check_n_row_addr = pinfo->dimm_params[first_ctrl][0].n_row_addr;
|
|
|
|
check_n_col_addr = pinfo->dimm_params[first_ctrl][0].n_col_addr;
|
|
|
|
check_intlv = pinfo->memctl_opts[first_ctrl].memctl_interleaving_mode;
|
|
|
|
for (i = first_ctrl; i <= last_ctrl; i++) {
|
2012-08-17 08:22:39 +00:00
|
|
|
dimm = &pinfo->dimm_params[i][0];
|
|
|
|
if (!pinfo->memctl_opts[i].memctl_interleaving) {
|
|
|
|
continue;
|
|
|
|
} else if (((check_rank_density != dimm->rank_density) ||
|
|
|
|
(check_n_ranks != dimm->n_ranks) ||
|
|
|
|
(check_n_row_addr != dimm->n_row_addr) ||
|
|
|
|
(check_n_col_addr != dimm->n_col_addr) ||
|
|
|
|
(check_intlv !=
|
|
|
|
pinfo->memctl_opts[i].memctl_interleaving_mode))){
|
|
|
|
intlv_invalid = 1;
|
|
|
|
break;
|
|
|
|
} else {
|
2010-07-02 22:25:52 +00:00
|
|
|
j++;
|
|
|
|
}
|
2012-08-17 08:22:39 +00:00
|
|
|
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
2012-08-17 08:22:39 +00:00
|
|
|
if (intlv_invalid) {
|
2014-08-01 22:51:00 +00:00
|
|
|
for (i = first_ctrl; i <= last_ctrl; i++)
|
2012-08-17 08:22:39 +00:00
|
|
|
pinfo->memctl_opts[i].memctl_interleaving = 0;
|
|
|
|
printf("Not all DIMMs are identical. "
|
|
|
|
"Memory controller interleaving disabled.\n");
|
|
|
|
} else {
|
|
|
|
switch (check_intlv) {
|
2014-02-10 21:59:44 +00:00
|
|
|
case FSL_DDR_256B_INTERLEAVING:
|
2012-08-17 08:22:39 +00:00
|
|
|
case FSL_DDR_CACHE_LINE_INTERLEAVING:
|
|
|
|
case FSL_DDR_PAGE_INTERLEAVING:
|
|
|
|
case FSL_DDR_BANK_INTERLEAVING:
|
|
|
|
case FSL_DDR_SUPERBANK_INTERLEAVING:
|
2016-12-28 16:43:45 +00:00
|
|
|
#if (3 == CONFIG_SYS_NUM_DDR_CTLRS)
|
2012-08-17 08:22:39 +00:00
|
|
|
k = 2;
|
2014-04-01 21:20:49 +00:00
|
|
|
#else
|
2016-12-28 16:43:45 +00:00
|
|
|
k = CONFIG_SYS_NUM_DDR_CTLRS;
|
2014-04-01 21:20:49 +00:00
|
|
|
#endif
|
2012-08-17 08:22:39 +00:00
|
|
|
break;
|
|
|
|
case FSL_DDR_3WAY_1KB_INTERLEAVING:
|
|
|
|
case FSL_DDR_3WAY_4KB_INTERLEAVING:
|
|
|
|
case FSL_DDR_3WAY_8KB_INTERLEAVING:
|
|
|
|
case FSL_DDR_4WAY_1KB_INTERLEAVING:
|
|
|
|
case FSL_DDR_4WAY_4KB_INTERLEAVING:
|
|
|
|
case FSL_DDR_4WAY_8KB_INTERLEAVING:
|
|
|
|
default:
|
2016-12-28 16:43:45 +00:00
|
|
|
k = CONFIG_SYS_NUM_DDR_CTLRS;
|
2012-08-17 08:22:39 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
debug("%d of %d controllers are interleaving.\n", j, k);
|
2012-10-08 07:44:27 +00:00
|
|
|
if (j && (j != k)) {
|
2014-08-01 22:51:00 +00:00
|
|
|
for (i = first_ctrl; i <= last_ctrl; i++)
|
2010-07-02 22:25:52 +00:00
|
|
|
pinfo->memctl_opts[i].memctl_interleaving = 0;
|
2014-08-01 22:51:00 +00:00
|
|
|
if ((last_ctrl - first_ctrl) > 1)
|
|
|
|
puts("Not all controllers have compatible interleaving mode. All disabled.\n");
|
2012-08-17 08:22:39 +00:00
|
|
|
}
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
2012-08-17 08:22:39 +00:00
|
|
|
debug("Checking interleaving options completed\n");
|
2010-07-02 22:25:52 +00:00
|
|
|
}
|
2011-01-09 20:06:28 +00:00
|
|
|
|
|
|
|
int fsl_use_spd(void)
|
|
|
|
{
|
|
|
|
int use_spd = 0;
|
|
|
|
|
|
|
|
#ifdef CONFIG_DDR_SPD
|
2011-01-09 17:37:00 +00:00
|
|
|
char buffer[HWCONFIG_BUFFER_SIZE];
|
|
|
|
char *buf = NULL;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Extract hwconfig from environment since we have not properly setup
|
|
|
|
* the environment but need it for ddr config params
|
|
|
|
*/
|
2017-08-03 18:22:12 +00:00
|
|
|
if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
|
2011-01-09 17:37:00 +00:00
|
|
|
buf = buffer;
|
|
|
|
|
2011-01-09 20:06:28 +00:00
|
|
|
/* if hwconfig is not enabled, or "sdram" is not defined, use spd */
|
2011-01-09 17:37:00 +00:00
|
|
|
if (hwconfig_sub_f("fsl_ddr", "sdram", buf)) {
|
|
|
|
if (hwconfig_subarg_cmp_f("fsl_ddr", "sdram", "spd", buf))
|
2011-01-09 20:06:28 +00:00
|
|
|
use_spd = 1;
|
2011-01-09 17:37:00 +00:00
|
|
|
else if (hwconfig_subarg_cmp_f("fsl_ddr", "sdram",
|
|
|
|
"fixed", buf))
|
2011-01-09 20:06:28 +00:00
|
|
|
use_spd = 0;
|
|
|
|
else
|
|
|
|
use_spd = 1;
|
|
|
|
} else
|
|
|
|
use_spd = 1;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return use_spd;
|
|
|
|
}
|