2003-05-23 11:27:18 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2001-2003
|
|
|
|
* Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2003-05-23 11:27:18 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* board/config.h - configuration options, board specific
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
* (easy to change)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_405EP 1 /* This is a PPC405 CPU */
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CONFIG_ASH405 1 /* ...on a ASH405 board */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2010-10-06 07:05:45 +00:00
|
|
|
#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
|
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
|
|
|
|
#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-12-16 18:05:42 +00:00
|
|
|
#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
#define CONFIG_BAUDRATE 9600
|
|
|
|
#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
|
|
|
|
|
|
|
|
#undef CONFIG_BOOTARGS
|
2004-12-16 18:05:42 +00:00
|
|
|
#undef CONFIG_BOOTCOMMAND
|
|
|
|
|
|
|
|
#define CONFIG_PREBOOT /* enable preboot variable */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2007-07-09 08:10:06 +00:00
|
|
|
#undef CONFIG_HAS_ETH1
|
|
|
|
|
2008-10-28 06:50:15 +00:00
|
|
|
#define CONFIG_PPC4xx_EMAC
|
2003-05-23 11:27:18 +00:00
|
|
|
#define CONFIG_MII 1 /* MII PHY management */
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CONFIG_PHY_ADDR 0 /* PHY address */
|
2004-12-16 18:05:42 +00:00
|
|
|
#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
|
2007-07-09 08:10:06 +00:00
|
|
|
#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
|
2004-12-16 18:05:42 +00:00
|
|
|
|
|
|
|
#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2007-07-06 00:13:52 +00:00
|
|
|
|
2007-07-10 14:02:57 +00:00
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
#define CONFIG_BOOTP_BOOTPATH
|
|
|
|
#define CONFIG_BOOTP_GATEWAY
|
|
|
|
#define CONFIG_BOOTP_HOSTNAME
|
|
|
|
|
|
|
|
|
2007-07-06 00:13:52 +00:00
|
|
|
/*
|
|
|
|
* Command line configuration.
|
|
|
|
*/
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
#define CONFIG_CMD_DHCP
|
|
|
|
#define CONFIG_CMD_IRQ
|
|
|
|
#define CONFIG_CMD_ELF
|
|
|
|
#define CONFIG_CMD_NAND
|
|
|
|
#define CONFIG_CMD_DATE
|
|
|
|
#define CONFIG_CMD_I2C
|
|
|
|
#define CONFIG_CMD_MII
|
|
|
|
#define CONFIG_CMD_PING
|
|
|
|
#define CONFIG_CMD_EEPROM
|
|
|
|
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
#undef CONFIG_WATCHDOG /* watchdog disabled */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2007-07-06 00:13:52 +00:00
|
|
|
#if defined(CONFIG_CMD_KGDB)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
|
2003-05-23 11:27:18 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
2003-05-23 11:27:18 +00:00
|
|
|
#endif
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2010-09-20 14:05:31 +00:00
|
|
|
#define CONFIG_CONS_INDEX 1 /* Use UART0 */
|
|
|
|
#define CONFIG_SYS_NS16550
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
|
|
|
#define CONFIG_SYS_NS16550_CLK get_serial_clock()
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
|
|
|
|
#define CONFIG_SYS_BASE_BAUD 691200
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/* The following table includes the supported baudrates */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE \
|
2003-06-27 21:31:46 +00:00
|
|
|
{ 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
|
|
|
|
57600, 115200, 230400, 460800, 921600 }
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
|
|
|
|
#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
|
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
|
2003-06-05 15:39:44 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
|
2003-06-05 15:39:44 +00:00
|
|
|
|
2003-05-23 11:27:18 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* NAND-FLASH stuff
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
|
2007-07-09 08:10:06 +00:00
|
|
|
#define NAND_BIG_DELAY_US 25
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
|
|
|
|
#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
|
|
|
|
#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
|
|
|
|
#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2009-07-18 13:32:10 +00:00
|
|
|
#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
|
|
|
|
#define CONFIG_SYS_NAND_QUIET 1
|
mtd: move & update nand_ecclayout structure (plus board changes)
nand_ecclayout is present in mtd.h at Linux.
Move this structure to mtd.h to comply with Linux.
Also, increase the ecc placement locations to 640 to suport device having
writesize/oobsize of 8KB/640B. This means that the maximum oobsize has gone
up to 640 bytes and consequently the maximum ecc placement locations have
also gone up to 640.
Changes from Prabhabkar's version (squashed into one patch to preserve
bisectability):
- Added _LARGE to MTD_MAX_*_ENTRIES
This makes the names match current Linux source, and resolves
a conflict between
http://patchwork.ozlabs.org/patch/280488/
and
http://patchwork.ozlabs.org/patch/284513/
The former was posted first and is closer to matching Linux, but
unlike Linux it does not add _LARGE to the names. The second adds
_LARGE to one of the names, and depends on it in a subsequent patch
(http://patchwork.ozlabs.org/patch/284512/).
- Made max oobfree/eccpos configurable, and used this on tricorder,
alpr, ASH405, T4160QDS, and T4240QDS (these boards failed to build
for me without doing so, due to a size increase).
On tricorder SPL, this saves 2576 bytes (and makes the SPL build
again) versus the new default of 640 eccpos and 32 oobfree, and
saves 336 bytes versus the old default of 128 eccpos and 8 oobfree.
Signed-off-by: Prabhakar Kushwaha <prabhakar@freescale.com>
CC: Vipin Kumar <vipin.kumar@st.com>
[scottwood@freescale.com: changes as described above]
Signed-off-by: Scott Wood <scottwood@freescale.com>
Cc: Thomas Weber <weber@corscience.de>
Cc: Matthias Fuchs <matthias.fuchs@esd-electronics.com>
Cc: Stefan Roese <sr@denx.de>
Cc: York Sun <yorksun@freescale.com>
Cc: Tom Rini <trini@ti.com>
Reviewed-by: Stefan Roese <sr@denx.de>
2013-10-04 08:17:58 +00:00
|
|
|
#define CONFIG_SYS_NAND_MAX_OOBFREE 2
|
|
|
|
#define CONFIG_SYS_NAND_MAX_ECCPOS 56
|
2009-07-18 13:32:10 +00:00
|
|
|
|
2003-05-23 11:27:18 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* PCI stuff
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
*/
|
2004-01-20 23:12:12 +00:00
|
|
|
#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
|
|
|
|
#define PCI_HOST_FORCE 1 /* configure as pci host */
|
|
|
|
#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
|
|
|
|
|
|
|
|
#define CONFIG_PCI /* include pci support */
|
2013-05-30 07:06:12 +00:00
|
|
|
#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
|
|
|
|
#undef CONFIG_PCI_PNP /* do pci plug-and-play */
|
|
|
|
/* resource configuration */
|
|
|
|
|
|
|
|
#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
|
|
|
|
#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
|
|
|
|
#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
|
|
|
|
#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
|
|
|
|
#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
|
|
|
|
#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
|
|
|
|
#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
|
|
|
|
#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
|
|
|
|
#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Start addresses for the final memory configuration
|
|
|
|
* (Set up by the startup code)
|
2008-10-16 13:01:15 +00:00
|
|
|
* Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
|
2003-05-23 11:27:18 +00:00
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 8 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
|
2003-05-23 11:27:18 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FLASH organization
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
|
|
|
|
#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
|
|
|
|
#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
|
2003-05-23 11:27:18 +00:00
|
|
|
/*
|
|
|
|
* The following defines are added for buggy IOP480 byte interface.
|
|
|
|
* All other boards should use the standard values (CPCI405 etc.)
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
|
|
|
|
#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
|
|
|
|
#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
#if 0 /* test-only */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
|
|
|
|
#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
|
2003-05-23 11:27:18 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Environment Variable setup
|
|
|
|
*/
|
2008-09-05 07:19:30 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
|
|
|
|
#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
|
2003-06-27 21:31:46 +00:00
|
|
|
/* total size of a CAT24WC16 is 2048 bytes */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
|
|
|
|
#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* I2C EEPROM (CAT24WC16) for environment
|
|
|
|
*/
|
2013-04-25 02:40:01 +00:00
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_PPC4XX
|
|
|
|
#define CONFIG_SYS_I2C_PPC4XX_CH0
|
|
|
|
#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
|
|
|
|
#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
|
2004-01-20 23:12:12 +00:00
|
|
|
/* mask of address bits that overflow into the "EEPROM chip address" */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
|
2003-05-23 11:27:18 +00:00
|
|
|
/* 16 byte page write mode using*/
|
2004-01-20 23:12:12 +00:00
|
|
|
/* last 4 bits of the address */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Init Memory Controller:
|
|
|
|
*
|
|
|
|
* BR0/1 and OR0/1 (FLASH)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* External Bus Controller (EBC) Setup
|
|
|
|
*/
|
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB0AP 0x92015480
|
|
|
|
/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
|
|
|
|
#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB1AP 0x92015480
|
|
|
|
#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
|
|
|
|
#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
|
|
|
|
#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
#define CAN_BA 0xF0000000 /* CAN Base Address */
|
|
|
|
#define DUART0_BA 0xF0000400 /* DUART Base Address */
|
|
|
|
#define DUART1_BA 0xF0000408 /* DUART Base Address */
|
|
|
|
#define DUART2_BA 0xF0000410 /* DUART Base Address */
|
|
|
|
#define DUART3_BA 0xF0000418 /* DUART Base Address */
|
|
|
|
#define RTC_BA 0xF0000500 /* RTC Base Address */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_BASE 0xF4000000
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FPGA stuff
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
|
|
|
|
#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/* FPGA program pin configuration */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
|
|
|
|
#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
|
|
|
|
#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
|
|
|
|
#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
|
|
|
|
#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Definitions for initial stack pointer and data area (in data cache)
|
|
|
|
*/
|
|
|
|
/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_TEMP_STACK_OCM 1
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/* On Chip Memory location */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
|
|
|
|
#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
|
2010-10-26 11:32:32 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
|
2003-05-23 11:27:18 +00:00
|
|
|
|
2010-10-26 12:34:52 +00:00
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Definitions for GPIO setup (PPC405EP specific)
|
|
|
|
*
|
2004-01-20 23:12:12 +00:00
|
|
|
* GPIO0[0] - External Bus Controller BLAST output
|
|
|
|
* GPIO0[1-9] - Instruction trace outputs -> GPIO
|
2003-05-23 11:27:18 +00:00
|
|
|
* GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
|
|
|
|
* GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
|
|
|
|
* GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
|
|
|
|
* GPIO0[24-27] - UART0 control signal inputs/outputs
|
|
|
|
* GPIO0[28-29] - UART1 data signal input/output
|
|
|
|
* GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
|
|
|
|
*/
|
2010-09-12 04:21:37 +00:00
|
|
|
#define CONFIG_SYS_GPIO0_OSRL 0x40000550
|
|
|
|
#define CONFIG_SYS_GPIO0_OSRH 0x00000110
|
|
|
|
#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
|
|
|
|
#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_GPIO0_TSRL 0x00000000
|
2010-09-12 04:21:37 +00:00
|
|
|
#define CONFIG_SYS_GPIO0_TSRH 0x00000000
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
|
|
|
|
|
|
|
|
#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
|
2003-05-23 11:27:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Default speed selection (cpu_plb_opb_ebc) in mhz.
|
|
|
|
* This value will be set if iic boot eprom is disabled.
|
|
|
|
*/
|
|
|
|
#if 0
|
2004-01-20 23:12:12 +00:00
|
|
|
#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
|
|
|
|
#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
|
2003-05-23 11:27:18 +00:00
|
|
|
#endif
|
|
|
|
#if 1
|
2004-01-20 23:12:12 +00:00
|
|
|
#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
|
|
|
|
#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
|
2003-05-23 11:27:18 +00:00
|
|
|
#endif
|
|
|
|
#if 0
|
2004-01-20 23:12:12 +00:00
|
|
|
#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
|
|
|
|
#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
|
2003-05-23 11:27:18 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|