2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2015-01-12 16:17:07 +00:00
|
|
|
/*
|
|
|
|
* include/configs/silk.h
|
|
|
|
* This file is silk board configuration.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 Renesas Electronics Corporation
|
|
|
|
* Copyright (C) 2015 Cogent Embedded, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __SILK_H
|
|
|
|
#define __SILK_H
|
|
|
|
|
|
|
|
#include "rcar-gen2-common.h"
|
|
|
|
|
2018-04-21 14:19:56 +00:00
|
|
|
#define STACK_AREA_SIZE 0x00100000
|
2015-01-12 16:17:07 +00:00
|
|
|
#define LOW_LEVEL_MERAM_STACK \
|
2022-05-25 16:16:03 +00:00
|
|
|
(SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
|
2015-01-12 16:17:07 +00:00
|
|
|
|
|
|
|
/* MEMORY */
|
|
|
|
#define RCAR_GEN2_SDRAM_BASE 0x40000000
|
|
|
|
#define RCAR_GEN2_SDRAM_SIZE (1024u * 1024 * 1024)
|
|
|
|
#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
|
|
|
|
|
|
|
|
/* SH Ether */
|
2022-12-04 15:13:52 +00:00
|
|
|
#define CFG_SH_ETHER_USE_PORT 0
|
2022-12-04 15:13:50 +00:00
|
|
|
#define CFG_SH_ETHER_PHY_ADDR 0x1
|
2022-12-04 15:13:51 +00:00
|
|
|
#define CFG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
|
2022-12-04 15:13:49 +00:00
|
|
|
#define CFG_SH_ETHER_CACHE_WRITEBACK
|
2022-12-04 15:13:48 +00:00
|
|
|
#define CFG_SH_ETHER_CACHE_INVALIDATE
|
2022-12-04 15:13:47 +00:00
|
|
|
#define CFG_SH_ETHER_ALIGNE_SIZE 64
|
2015-01-12 16:17:07 +00:00
|
|
|
|
|
|
|
/* Board Clock */
|
2018-04-21 14:19:56 +00:00
|
|
|
|
2022-12-04 15:03:50 +00:00
|
|
|
#define CFG_EXTRA_ENV_SETTINGS \
|
2018-11-26 23:19:03 +00:00
|
|
|
"bootm_size=0x10000000\0"
|
2018-04-21 14:19:56 +00:00
|
|
|
|
|
|
|
/* SPL support */
|
2015-01-12 16:17:07 +00:00
|
|
|
|
|
|
|
#endif /* __SILK_H */
|