2002-11-03 00:38:21 +00:00
|
|
|
/*
|
|
|
|
* armboot - Startup Code for ARM920 CPU-core
|
|
|
|
*
|
2011-08-04 16:45:45 +00:00
|
|
|
* Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
|
|
|
|
* Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
|
2009-05-13 08:54:10 +00:00
|
|
|
* Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
|
2002-11-03 00:38:21 +00:00
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2002-11-03 00:38:21 +00:00
|
|
|
*/
|
|
|
|
|
2010-10-26 12:34:52 +00:00
|
|
|
#include <asm-offsets.h>
|
2009-07-27 08:06:39 +00:00
|
|
|
#include <common.h>
|
2002-11-03 00:38:21 +00:00
|
|
|
#include <config.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
*************************************************************************
|
|
|
|
*
|
|
|
|
* Jump vector table as in table 3.1 in [1]
|
|
|
|
*
|
|
|
|
*************************************************************************
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
.globl _start
|
2009-10-10 04:30:22 +00:00
|
|
|
_start: b start_code
|
2002-11-03 00:38:21 +00:00
|
|
|
ldr pc, _undefined_instruction
|
|
|
|
ldr pc, _software_interrupt
|
|
|
|
ldr pc, _prefetch_abort
|
|
|
|
ldr pc, _data_abort
|
|
|
|
ldr pc, _not_used
|
|
|
|
ldr pc, _irq
|
|
|
|
ldr pc, _fiq
|
|
|
|
|
|
|
|
_undefined_instruction: .word undefined_instruction
|
|
|
|
_software_interrupt: .word software_interrupt
|
|
|
|
_prefetch_abort: .word prefetch_abort
|
|
|
|
_data_abort: .word data_abort
|
|
|
|
_not_used: .word not_used
|
|
|
|
_irq: .word irq
|
|
|
|
_fiq: .word fiq
|
|
|
|
|
|
|
|
.balignl 16,0xdeadbeef
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
*************************************************************************
|
|
|
|
*
|
2007-09-05 15:04:41 +00:00
|
|
|
* Startup Code (called from the ARM reset exception vector)
|
2002-11-03 00:38:21 +00:00
|
|
|
*
|
|
|
|
* do important init only if we don't start from memory!
|
|
|
|
* relocate armboot to ram
|
|
|
|
* setup stack
|
|
|
|
* jump to second stage
|
|
|
|
*
|
|
|
|
*************************************************************************
|
|
|
|
*/
|
|
|
|
|
2010-09-17 11:10:43 +00:00
|
|
|
.globl _TEXT_BASE
|
2002-11-03 00:38:21 +00:00
|
|
|
_TEXT_BASE:
|
2013-04-11 09:35:42 +00:00
|
|
|
#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
|
|
|
|
.word CONFIG_SPL_TEXT_BASE
|
|
|
|
#else
|
2010-10-07 19:51:12 +00:00
|
|
|
.word CONFIG_SYS_TEXT_BASE
|
2013-04-11 09:35:42 +00:00
|
|
|
#endif
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
/*
|
2004-02-08 19:38:38 +00:00
|
|
|
* These are defined in the board-specific linker script.
|
2010-11-25 21:45:02 +00:00
|
|
|
* Subtracting _start from them lets the linker put their
|
|
|
|
* relative position in the executable instead of leaving
|
|
|
|
* them null.
|
2002-11-03 00:38:21 +00:00
|
|
|
*/
|
2010-11-25 21:45:02 +00:00
|
|
|
.globl _bss_start_ofs
|
|
|
|
_bss_start_ofs:
|
|
|
|
.word __bss_start - _start
|
2004-02-08 19:38:38 +00:00
|
|
|
|
2010-11-25 21:45:02 +00:00
|
|
|
.globl _bss_end_ofs
|
|
|
|
_bss_end_ofs:
|
2013-03-14 06:54:53 +00:00
|
|
|
.word __bss_end - _start
|
2002-11-03 00:38:21 +00:00
|
|
|
|
2011-03-01 23:02:04 +00:00
|
|
|
.globl _end_ofs
|
|
|
|
_end_ofs:
|
|
|
|
.word _end - _start
|
|
|
|
|
2002-11-03 00:38:21 +00:00
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
/* IRQ stack memory (calculated at run-time) */
|
|
|
|
.globl IRQ_STACK_START
|
|
|
|
IRQ_STACK_START:
|
|
|
|
.word 0x0badc0de
|
|
|
|
|
|
|
|
/* IRQ stack memory (calculated at run-time) */
|
|
|
|
.globl FIQ_STACK_START
|
|
|
|
FIQ_STACK_START:
|
|
|
|
.word 0x0badc0de
|
|
|
|
#endif
|
|
|
|
|
2010-09-17 11:10:43 +00:00
|
|
|
/* IRQ stack memory (calculated at run-time) + 8 bytes */
|
|
|
|
.globl IRQ_STACK_START_IN
|
|
|
|
IRQ_STACK_START_IN:
|
|
|
|
.word 0x0badc0de
|
|
|
|
|
2002-11-03 00:38:21 +00:00
|
|
|
/*
|
2007-09-05 15:04:41 +00:00
|
|
|
* the actual start code
|
2002-11-03 00:38:21 +00:00
|
|
|
*/
|
|
|
|
|
2007-09-05 15:04:41 +00:00
|
|
|
start_code:
|
2002-11-03 00:38:21 +00:00
|
|
|
/*
|
|
|
|
* set the cpu to SVC32 mode
|
|
|
|
*/
|
2009-10-10 04:30:22 +00:00
|
|
|
mrs r0, cpsr
|
|
|
|
bic r0, r0, #0x1f
|
|
|
|
orr r0, r0, #0xd3
|
|
|
|
msr cpsr, r0
|
2007-09-05 15:04:41 +00:00
|
|
|
|
2008-11-30 18:36:50 +00:00
|
|
|
#if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
|
2007-08-14 09:10:52 +00:00
|
|
|
/*
|
2007-09-05 15:04:41 +00:00
|
|
|
* relocate exception table
|
2007-08-14 09:10:52 +00:00
|
|
|
*/
|
|
|
|
ldr r0, =_start
|
|
|
|
ldr r1, =0x0
|
|
|
|
mov r2, #16
|
|
|
|
copyex:
|
|
|
|
subs r2, r2, #1
|
|
|
|
ldr r3, [r0], #4
|
|
|
|
str r3, [r1], #4
|
|
|
|
bne copyex
|
|
|
|
#endif
|
|
|
|
|
2009-11-17 09:30:34 +00:00
|
|
|
#ifdef CONFIG_S3C24X0
|
2007-09-05 15:04:41 +00:00
|
|
|
/* turn off the watchdog */
|
|
|
|
|
|
|
|
# if defined(CONFIG_S3C2400)
|
2009-10-10 04:30:22 +00:00
|
|
|
# define pWTCON 0x15300000
|
2011-07-22 04:01:30 +00:00
|
|
|
# define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
|
2007-09-05 15:04:41 +00:00
|
|
|
# define CLKDIVN 0x14800014 /* clock divisor register */
|
|
|
|
#else
|
2009-10-10 04:30:22 +00:00
|
|
|
# define pWTCON 0x53000000
|
2011-07-22 04:01:30 +00:00
|
|
|
# define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
|
2007-09-05 15:04:41 +00:00
|
|
|
# define INTSUBMSK 0x4A00001C
|
|
|
|
# define CLKDIVN 0x4C000014 /* clock divisor register */
|
|
|
|
# endif
|
|
|
|
|
2009-10-10 04:30:22 +00:00
|
|
|
ldr r0, =pWTCON
|
|
|
|
mov r1, #0x0
|
|
|
|
str r1, [r0]
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* mask all IRQs by setting all bits in the INTMR - default
|
|
|
|
*/
|
|
|
|
mov r1, #0xffffffff
|
|
|
|
ldr r0, =INTMSK
|
|
|
|
str r1, [r0]
|
2004-08-01 22:48:16 +00:00
|
|
|
# if defined(CONFIG_S3C2410)
|
2002-11-03 00:38:21 +00:00
|
|
|
ldr r1, =0x3ff
|
|
|
|
ldr r0, =INTSUBMSK
|
|
|
|
str r1, [r0]
|
2004-08-01 22:48:16 +00:00
|
|
|
# endif
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
/* FCLK:HCLK:PCLK = 1:2:4 */
|
|
|
|
/* default FCLK is 120 MHz ! */
|
|
|
|
ldr r0, =CLKDIVN
|
|
|
|
mov r1, #3
|
|
|
|
str r1, [r0]
|
2009-11-17 09:30:34 +00:00
|
|
|
#endif /* CONFIG_S3C24X0 */
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* we do sys-critical inits only at reboot,
|
|
|
|
* not when booting from ram!
|
|
|
|
*/
|
2005-04-04 12:44:11 +00:00
|
|
|
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
|
2002-11-03 00:38:21 +00:00
|
|
|
bl cpu_init_crit
|
|
|
|
#endif
|
|
|
|
|
2013-01-08 10:18:02 +00:00
|
|
|
bl _main
|
2010-09-17 11:10:43 +00:00
|
|
|
|
|
|
|
/*------------------------------------------------------------------------------*/
|
|
|
|
|
2013-01-08 10:18:02 +00:00
|
|
|
.globl c_runtime_cpu_setup
|
|
|
|
c_runtime_cpu_setup:
|
|
|
|
|
|
|
|
mov pc, lr
|
|
|
|
|
2002-11-03 00:38:21 +00:00
|
|
|
/*
|
|
|
|
*************************************************************************
|
|
|
|
*
|
|
|
|
* CPU_init_critical registers
|
|
|
|
*
|
|
|
|
* setup important registers
|
|
|
|
* setup memory timing
|
|
|
|
*
|
|
|
|
*************************************************************************
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
2006-04-03 13:46:10 +00:00
|
|
|
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
|
2002-11-03 00:38:21 +00:00
|
|
|
cpu_init_crit:
|
|
|
|
/*
|
|
|
|
* flush v4 I/D caches
|
|
|
|
*/
|
|
|
|
mov r0, #0
|
|
|
|
mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
|
|
|
|
mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* disable MMU stuff and caches
|
|
|
|
*/
|
|
|
|
mrc p15, 0, r0, c1, c0, 0
|
|
|
|
bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
|
|
|
|
bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
|
|
|
|
orr r0, r0, #0x00000002 @ set bit 2 (A) Align
|
|
|
|
orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
|
|
|
|
mcr p15, 0, r0, c1, c0, 0
|
|
|
|
|
|
|
|
/*
|
|
|
|
* before relocating, we have to setup RAM timing
|
|
|
|
* because memory timing is board-dependend, you will
|
2005-04-02 23:52:25 +00:00
|
|
|
* find a lowlevel_init.S in your board directory.
|
2002-11-03 00:38:21 +00:00
|
|
|
*/
|
|
|
|
mov ip, lr
|
2007-08-14 09:10:52 +00:00
|
|
|
|
2005-04-02 23:52:25 +00:00
|
|
|
bl lowlevel_init
|
2009-03-27 22:26:43 +00:00
|
|
|
|
2002-11-03 00:38:21 +00:00
|
|
|
mov lr, ip
|
|
|
|
mov pc, lr
|
2006-04-03 13:46:10 +00:00
|
|
|
#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
*************************************************************************
|
|
|
|
*
|
|
|
|
* Interrupt handling
|
|
|
|
*
|
|
|
|
*************************************************************************
|
|
|
|
*/
|
|
|
|
|
|
|
|
@
|
|
|
|
@ IRQ stack frame.
|
|
|
|
@
|
|
|
|
#define S_FRAME_SIZE 72
|
|
|
|
|
|
|
|
#define S_OLD_R0 68
|
|
|
|
#define S_PSR 64
|
|
|
|
#define S_PC 60
|
|
|
|
#define S_LR 56
|
|
|
|
#define S_SP 52
|
|
|
|
|
|
|
|
#define S_IP 48
|
|
|
|
#define S_FP 44
|
|
|
|
#define S_R10 40
|
|
|
|
#define S_R9 36
|
|
|
|
#define S_R8 32
|
|
|
|
#define S_R7 28
|
|
|
|
#define S_R6 24
|
|
|
|
#define S_R5 20
|
|
|
|
#define S_R4 16
|
|
|
|
#define S_R3 12
|
|
|
|
#define S_R2 8
|
|
|
|
#define S_R1 4
|
|
|
|
#define S_R0 0
|
|
|
|
|
2009-10-10 04:30:22 +00:00
|
|
|
#define MODE_SVC 0x13
|
|
|
|
#define I_BIT 0x80
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* use bad_save_user_regs for abort/prefetch/undef/swi ...
|
|
|
|
* use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
|
|
|
|
*/
|
|
|
|
|
|
|
|
.macro bad_save_user_regs
|
|
|
|
sub sp, sp, #S_FRAME_SIZE
|
|
|
|
stmia sp, {r0 - r12} @ Calling r0-r12
|
2010-09-17 11:10:43 +00:00
|
|
|
ldr r2, IRQ_STACK_START_IN
|
2003-05-28 08:06:31 +00:00
|
|
|
ldmia r2, {r2 - r3} @ get pc, cpsr
|
2002-11-03 00:38:21 +00:00
|
|
|
add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
|
|
|
|
|
|
|
|
add r5, sp, #S_SP
|
|
|
|
mov r1, lr
|
2003-05-28 08:06:31 +00:00
|
|
|
stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
|
2002-11-03 00:38:21 +00:00
|
|
|
mov r0, sp
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro irq_save_user_regs
|
|
|
|
sub sp, sp, #S_FRAME_SIZE
|
|
|
|
stmia sp, {r0 - r12} @ Calling r0-r12
|
2009-10-10 04:30:22 +00:00
|
|
|
add r7, sp, #S_PC
|
|
|
|
stmdb r7, {sp, lr}^ @ Calling SP, LR
|
|
|
|
str lr, [r7, #0] @ Save calling PC
|
|
|
|
mrs r6, spsr
|
|
|
|
str r6, [r7, #4] @ Save CPSR
|
|
|
|
str r0, [r7, #8] @ Save OLD_R0
|
2002-11-03 00:38:21 +00:00
|
|
|
mov r0, sp
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro irq_restore_user_regs
|
|
|
|
ldmia sp, {r0 - lr}^ @ Calling r0 - lr
|
|
|
|
mov r0, r0
|
|
|
|
ldr lr, [sp, #S_PC] @ Get PC
|
|
|
|
add sp, sp, #S_FRAME_SIZE
|
2009-10-10 04:30:22 +00:00
|
|
|
/* return & move spsr_svc into cpsr */
|
|
|
|
subs pc, lr, #4
|
2002-11-03 00:38:21 +00:00
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_bad_stack
|
2010-09-17 11:10:43 +00:00
|
|
|
ldr r13, IRQ_STACK_START_IN @ setup our mode stack
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
str lr, [r13] @ save caller lr / spsr
|
|
|
|
mrs lr, spsr
|
2009-10-10 04:30:22 +00:00
|
|
|
str lr, [r13, #4]
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
mov r13, #MODE_SVC @ prepare SVC-Mode
|
|
|
|
@ msr spsr_c, r13
|
|
|
|
msr spsr, r13
|
|
|
|
mov lr, pc
|
|
|
|
movs pc, lr
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_irq_stack @ setup IRQ stack
|
|
|
|
ldr sp, IRQ_STACK_START
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro get_fiq_stack @ setup FIQ stack
|
|
|
|
ldr sp, FIQ_STACK_START
|
|
|
|
.endm
|
|
|
|
|
|
|
|
/*
|
|
|
|
* exception handlers
|
|
|
|
*/
|
|
|
|
.align 5
|
|
|
|
undefined_instruction:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_undefined_instruction
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
software_interrupt:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_software_interrupt
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
prefetch_abort:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_prefetch_abort
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
data_abort:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_data_abort
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
not_used:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_not_used
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
irq:
|
|
|
|
get_irq_stack
|
|
|
|
irq_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_irq
|
2002-11-03 00:38:21 +00:00
|
|
|
irq_restore_user_regs
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
fiq:
|
|
|
|
get_fiq_stack
|
|
|
|
/* someone ought to write a more effiction fiq_save_user_regs */
|
|
|
|
irq_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_fiq
|
2002-11-03 00:38:21 +00:00
|
|
|
irq_restore_user_regs
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
.align 5
|
|
|
|
irq:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_irq
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
fiq:
|
|
|
|
get_bad_stack
|
|
|
|
bad_save_user_regs
|
2008-05-20 14:00:29 +00:00
|
|
|
bl do_fiq
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
#endif
|