2018-05-06 22:27:01 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
/*
|
|
|
|
* NXP ls1088a SOC common device tree source
|
|
|
|
*
|
2023-03-15 11:04:11 +00:00
|
|
|
* Copyright 2017, 2020-2021, 2023 NXP
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
*/
|
|
|
|
|
2023-03-15 11:04:11 +00:00
|
|
|
#include <dt-bindings/clock/fsl,qoriq-clockgen.h>
|
2021-02-05 11:01:53 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
/ {
|
|
|
|
compatible = "fsl,ls1088a";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
2023-04-12 07:38:21 +00:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
/* We have 2 clusters having 4 Cortex-A53 cores each */
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x0>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 0>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu1: cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x1>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 0>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu2: cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x2>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 0>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu3: cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x3>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 0>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu4: cpu@100 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x100>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 1>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu5: cpu@101 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x101>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 1>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu6: cpu@102 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x102>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 1>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu7: cpu@103 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0x103>;
|
|
|
|
clocks = <&clockgen QORIQ_CLK_CMUX 1>;
|
|
|
|
cpu-idle-states = <&CPU_PH20>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
CPU_PH20: cpu-ph20 {
|
|
|
|
compatible = "arm,idle-state";
|
|
|
|
idle-state-name = "PH20";
|
|
|
|
arm,psci-suspend-param = <0x0>;
|
|
|
|
entry-latency-us = <1000>;
|
|
|
|
exit-latency-us = <1000>;
|
|
|
|
min-residency-us = <3000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
gic: interrupt-controller@6000000 {
|
|
|
|
compatible = "arm,gic-v3";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
2023-04-12 07:38:18 +00:00
|
|
|
reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
|
|
|
|
<0x0 0x06100000 0 0x100000>, /* GICR(RD_base+SGI_base)*/
|
|
|
|
<0x0 0x0c0c0000 0 0x2000>, /* GICC */
|
|
|
|
<0x0 0x0c0d0000 0 0x1000>, /* GICH */
|
|
|
|
<0x0 0x0c0e0000 0 0x20000>; /* GICV */
|
|
|
|
interrupts = <1 9 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
its: gic-its@6020000 {
|
|
|
|
compatible = "arm,gic-v3-its";
|
|
|
|
msi-controller;
|
|
|
|
reg = <0x0 0x6020000 0 0x20000>;
|
|
|
|
};
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
timer {
|
|
|
|
compatible = "arm,armv8-timer";
|
|
|
|
interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */
|
|
|
|
<1 14 0x8>, /* Physical Non-Secure PPI, active-low */
|
|
|
|
<1 11 0x8>, /* Virtual PPI, active-low */
|
|
|
|
<1 10 0x8>; /* Hypervisor PPI, active-low */
|
|
|
|
};
|
|
|
|
|
2023-03-15 11:04:11 +00:00
|
|
|
sysclk: sysclk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <100000000>;
|
|
|
|
clock-output-names = "sysclk";
|
|
|
|
};
|
|
|
|
|
2023-03-15 11:04:09 +00:00
|
|
|
soc {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
ranges;
|
|
|
|
dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
|
|
|
|
|
2023-03-15 11:04:11 +00:00
|
|
|
clockgen: clocking@1300000 {
|
|
|
|
compatible = "fsl,ls1088a-clockgen";
|
|
|
|
reg = <0 0x1300000 0 0xa0000>;
|
|
|
|
#clock-cells = <2>;
|
|
|
|
clocks = <&sysclk>;
|
|
|
|
};
|
|
|
|
|
|
|
|
duart0: serial@21c0500 {
|
2023-03-15 11:04:10 +00:00
|
|
|
compatible = "fsl,ns16550", "ns16550a";
|
|
|
|
reg = <0x0 0x21c0500 0x0 0x100>;
|
2023-03-15 11:04:11 +00:00
|
|
|
clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
|
|
|
|
QORIQ_CLK_PLL_DIV(4)>;
|
|
|
|
interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
2023-03-15 11:04:10 +00:00
|
|
|
};
|
|
|
|
|
2023-03-15 11:04:11 +00:00
|
|
|
duart1: serial@21c0600 {
|
2023-03-15 11:04:10 +00:00
|
|
|
compatible = "fsl,ns16550", "ns16550a";
|
|
|
|
reg = <0x0 0x21c0600 0x0 0x100>;
|
2023-03-15 11:04:11 +00:00
|
|
|
clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
|
|
|
|
QORIQ_CLK_PLL_DIV(4)>;
|
|
|
|
interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
2023-03-15 11:04:10 +00:00
|
|
|
};
|
2023-04-12 07:38:18 +00:00
|
|
|
|
2023-04-12 07:38:22 +00:00
|
|
|
gpio0: gpio@2300000 {
|
|
|
|
compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
|
|
|
|
reg = <0x0 0x2300000 0x0 0x10000>;
|
|
|
|
interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
little-endian;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@2310000 {
|
|
|
|
compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
|
|
|
|
reg = <0x0 0x2310000 0x0 0x10000>;
|
|
|
|
interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
little-endian;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@2320000 {
|
|
|
|
compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
|
|
|
|
reg = <0x0 0x2320000 0x0 0x10000>;
|
|
|
|
interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
little-endian;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@2330000 {
|
|
|
|
compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
|
|
|
|
reg = <0x0 0x2330000 0x0 0x10000>;
|
|
|
|
interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
little-endian;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2023-04-12 07:38:19 +00:00
|
|
|
pcie1: pcie@3400000 {
|
|
|
|
compatible = "fsl,ls1088a-pcie";
|
|
|
|
reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
|
|
|
|
<0x20 0x00000000 0x0 0x00002000>; /* configuration space */
|
|
|
|
reg-names = "regs", "config";
|
|
|
|
interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
|
|
|
|
interrupt-names = "aer";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
device_type = "pci";
|
|
|
|
dma-coherent;
|
|
|
|
num-viewport = <256>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x81000000 0x0 0x00000000 0x20 0x00010000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
|
|
|
|
msi-parent = <&its>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-map-mask = <0 0 0 7>;
|
|
|
|
interrupt-map = <0000 0 0 1 &gic 0 0 0 109 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 2 &gic 0 0 0 110 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 3 &gic 0 0 0 111 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 4 &gic 0 0 0 112 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
|
2023-04-12 07:38:20 +00:00
|
|
|
status = "disabled";
|
2023-04-12 07:38:19 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pcie_ep1: pcie-ep@3400000 {
|
|
|
|
compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
|
|
|
|
reg = <0x00 0x03400000 0x0 0x00100000>,
|
|
|
|
<0x20 0x00000000 0x8 0x00000000>;
|
|
|
|
reg-names = "regs", "addr_space";
|
|
|
|
num-ib-windows = <24>;
|
|
|
|
num-ob-windows = <256>;
|
|
|
|
max-functions = /bits/ 8 <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pcie2: pcie@3500000 {
|
|
|
|
compatible = "fsl,ls1088a-pcie";
|
|
|
|
reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */
|
|
|
|
<0x28 0x00000000 0x0 0x00002000>; /* configuration space */
|
|
|
|
reg-names = "regs", "config";
|
|
|
|
interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
|
|
|
|
interrupt-names = "aer";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
device_type = "pci";
|
|
|
|
dma-coherent;
|
|
|
|
num-viewport = <6>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x81000000 0x0 0x00000000 0x28 0x00010000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
|
|
|
|
msi-parent = <&its>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-map-mask = <0 0 0 7>;
|
|
|
|
interrupt-map = <0000 0 0 1 &gic 0 0 0 114 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 2 &gic 0 0 0 115 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 3 &gic 0 0 0 116 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 4 &gic 0 0 0 117 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
|
2023-04-12 07:38:20 +00:00
|
|
|
status = "disabled";
|
2023-04-12 07:38:19 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pcie_ep2: pcie-ep@3500000 {
|
|
|
|
compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
|
|
|
|
reg = <0x00 0x03500000 0x0 0x00100000>,
|
|
|
|
<0x28 0x00000000 0x8 0x00000000>;
|
|
|
|
reg-names = "regs", "addr_space";
|
|
|
|
num-ib-windows = <6>;
|
|
|
|
num-ob-windows = <6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pcie3: pcie@3600000 {
|
|
|
|
compatible = "fsl,ls1088a-pcie";
|
|
|
|
reg = <0x00 0x03600000 0x0 0x00100000>, /* controller registers */
|
|
|
|
<0x30 0x00000000 0x0 0x00002000>; /* configuration space */
|
|
|
|
reg-names = "regs", "config";
|
|
|
|
interrupts = <0 118 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
|
|
|
|
interrupt-names = "aer";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
device_type = "pci";
|
|
|
|
dma-coherent;
|
|
|
|
num-viewport = <6>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x81000000 0x0 0x00000000 0x30 0x00010000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
|
|
|
|
msi-parent = <&its>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-map-mask = <0 0 0 7>;
|
|
|
|
interrupt-map = <0000 0 0 1 &gic 0 0 0 119 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 2 &gic 0 0 0 120 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 3 &gic 0 0 0 121 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0000 0 0 4 &gic 0 0 0 122 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
|
2023-04-12 07:38:20 +00:00
|
|
|
status = "disabled";
|
2023-04-12 07:38:19 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pcie_ep3: pcie-ep@3600000 {
|
|
|
|
compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
|
|
|
|
reg = <0x00 0x03600000 0x0 0x00100000>,
|
|
|
|
<0x30 0x00000000 0x8 0x00000000>;
|
|
|
|
reg-names = "regs", "addr_space";
|
|
|
|
num-ib-windows = <6>;
|
|
|
|
num-ob-windows = <6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2023-04-12 07:38:18 +00:00
|
|
|
smmu: iommu@5000000 {
|
|
|
|
compatible = "arm,mmu-500";
|
|
|
|
reg = <0 0x5000000 0 0x800000>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
stream-match-mask = <0x7C00>;
|
|
|
|
dma-coherent;
|
|
|
|
#global-interrupts = <12>;
|
|
|
|
// global secure fault
|
|
|
|
interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
// combined secure
|
|
|
|
<GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
// global non-secure fault
|
|
|
|
<GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
// combined non-secure
|
|
|
|
<GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
// performance counter interrupts 0-7
|
|
|
|
<GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
// per context interrupt, 64 interrupts
|
|
|
|
<GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
2023-03-15 11:04:09 +00:00
|
|
|
};
|
|
|
|
|
2019-07-23 10:43:14 +00:00
|
|
|
i2c0: i2c@2000000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2000000 0x0 0x10000>;
|
|
|
|
interrupts = <0 34 4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@2010000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2010000 0x0 0x10000>;
|
|
|
|
interrupts = <0 34 4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@2020000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2020000 0x0 0x10000>;
|
|
|
|
interrupts = <0 35 4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@2030000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2030000 0x0 0x10000>;
|
|
|
|
interrupts = <0 35 4>;
|
|
|
|
};
|
|
|
|
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
dspi: dspi@2100000 {
|
|
|
|
compatible = "fsl,vf610-dspi";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2100000 0x0 0x10000>;
|
|
|
|
interrupts = <0 26 0x4>; /* Level high type */
|
2021-10-13 16:14:18 +00:00
|
|
|
spi-num-chipselects = <6>;
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
qspi: quadspi@1550000 {
|
2019-12-12 06:19:24 +00:00
|
|
|
compatible = "fsl,ls1088a-qspi";
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x20c0000 0x0 0x10000>,
|
|
|
|
<0x0 0x20000000 0x0 0x10000000>;
|
|
|
|
reg-names = "QuadSPI", "QuadSPI-memory";
|
2021-10-01 10:54:24 +00:00
|
|
|
status = "disabled";
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
};
|
2018-09-25 06:47:09 +00:00
|
|
|
|
|
|
|
esdhc: esdhc@2140000 {
|
|
|
|
compatible = "fsl,esdhc";
|
|
|
|
reg = <0x0 0x2140000 0x0 0x10000>;
|
|
|
|
interrupts = <0 28 0x4>; /* Level high type */
|
|
|
|
little-endian;
|
|
|
|
bus-width = <4>;
|
|
|
|
};
|
|
|
|
|
2018-02-19 08:46:58 +00:00
|
|
|
ifc: ifc@1530000 {
|
|
|
|
compatible = "fsl,ifc", "simple-bus";
|
|
|
|
reg = <0x0 0x2240000 0x0 0x20000>;
|
|
|
|
interrupts = <0 21 0x4>; /* Level high type */
|
|
|
|
};
|
2017-09-04 02:47:53 +00:00
|
|
|
|
2017-10-23 02:09:24 +00:00
|
|
|
usb0: usb3@3100000 {
|
|
|
|
compatible = "fsl,layerscape-dwc3";
|
|
|
|
reg = <0x0 0x3100000 0x0 0x10000>;
|
|
|
|
interrupts = <0 80 0x4>; /* Level high type */
|
|
|
|
dr_mode = "host";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb1: usb3@3110000 {
|
|
|
|
compatible = "fsl,layerscape-dwc3";
|
|
|
|
reg = <0x0 0x3110000 0x0 0x10000>;
|
|
|
|
interrupts = <0 81 0x4>; /* Level high type */
|
|
|
|
dr_mode = "host";
|
|
|
|
};
|
|
|
|
|
2022-03-24 06:20:34 +00:00
|
|
|
crypto: crypto@8000000 {
|
|
|
|
compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
|
|
|
|
fsl,sec-era = <8>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x0 0x00 0x8000000 0x100000>;
|
|
|
|
reg = <0x00 0x8000000 0x0 0x100000>;
|
|
|
|
interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dma-coherent;
|
|
|
|
|
|
|
|
sec_jr0: jr@10000 {
|
|
|
|
compatible = "fsl,sec-v5.0-job-ring",
|
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x10000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sec_jr1: jr@20000 {
|
|
|
|
compatible = "fsl,sec-v5.0-job-ring",
|
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x20000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sec_jr2: jr@30000 {
|
|
|
|
compatible = "fsl,sec-v5.0-job-ring",
|
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x30000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sec_jr3: jr@40000 {
|
|
|
|
compatible = "fsl,sec-v5.0-job-ring",
|
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x40000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-10-22 02:39:50 +00:00
|
|
|
sata: sata@3200000 {
|
|
|
|
compatible = "fsl,ls1088a-ahci";
|
2019-04-17 10:10:49 +00:00
|
|
|
reg = <0x0 0x3200000 0x0 0x10000 /* ccsr sata base */
|
|
|
|
0x7 0x100520 0x0 0x4>; /* ecc sata addr*/
|
2021-10-13 16:14:20 +00:00
|
|
|
reg-names = "ahci", "sata-ecc";
|
2018-10-22 02:39:50 +00:00
|
|
|
interrupts = <0 133 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2019-10-18 03:27:53 +00:00
|
|
|
psci {
|
|
|
|
compatible = "arm,psci-0.2";
|
|
|
|
method = "smc";
|
|
|
|
};
|
|
|
|
|
2020-03-18 14:47:46 +00:00
|
|
|
fsl_mc: fsl-mc@80c000000 {
|
|
|
|
compatible = "fsl,qoriq-mc", "simple-mfd";
|
|
|
|
reg = <0x00000008 0x0c000000 0 0x40>, /* MC portal base */
|
|
|
|
<0x00000000 0x08340000 0 0x40000>; /* MC control reg */
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Region type 0x0 - MC portals
|
|
|
|
* Region type 0x1 - QBMAN portals
|
|
|
|
*/
|
|
|
|
ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
|
|
|
|
0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
|
|
|
|
|
|
|
|
dpmacs {
|
|
|
|
compatible = "simple-mfd";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
dpmac1: dpmac@1 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac2: dpmac@2 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac3: dpmac@3 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac4: dpmac@4 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac5: dpmac@5 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x5>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac6: dpmac@6 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac7: dpmac@7 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x7>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac8: dpmac@8 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x8>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac9: dpmac@9 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x9>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac10: dpmac@a {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0xa>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2020-03-18 14:47:43 +00:00
|
|
|
emdio1: mdio@8B96000 {
|
|
|
|
compatible = "fsl,ls-mdio";
|
|
|
|
reg = <0x0 0x8B96000 0x0 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
emdio2: mdio@8B97000 {
|
|
|
|
compatible = "fsl,ls-mdio";
|
|
|
|
reg = <0x0 0x8B97000 0x0 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
};
|