2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2017-07-21 21:18:03 +00:00
|
|
|
/*
|
2017-10-09 18:52:33 +00:00
|
|
|
* Renesas RCar Gen3 CPG MSSR driver
|
2017-07-21 21:18:03 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
|
|
|
|
*
|
|
|
|
* Based on the following driver from Linux kernel:
|
|
|
|
* r8a7796 Clock Pulse Generator / Module Standby and Software Reset
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 Glider bvba
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <clk-uclass.h>
|
|
|
|
#include <dm.h>
|
2023-01-26 20:02:03 +00:00
|
|
|
#include <dm/device-internal.h>
|
|
|
|
#include <dm/lists.h>
|
2017-07-21 21:18:03 +00:00
|
|
|
#include <errno.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2017-07-21 21:18:03 +00:00
|
|
|
#include <wait_bit.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2017-07-21 21:18:03 +00:00
|
|
|
#include <asm/io.h>
|
2023-01-26 20:06:03 +00:00
|
|
|
#include <linux/bitfield.h>
|
2020-05-10 17:40:13 +00:00
|
|
|
#include <linux/bitops.h>
|
2023-01-26 20:06:02 +00:00
|
|
|
#include <linux/clk-provider.h>
|
2023-01-26 20:02:03 +00:00
|
|
|
#include <reset-uclass.h>
|
2017-07-21 21:18:03 +00:00
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
#include <dt-bindings/clock/renesas-cpg-mssr.h>
|
|
|
|
|
|
|
|
#include "renesas-cpg-mssr.h"
|
2018-01-15 15:44:39 +00:00
|
|
|
#include "rcar-gen3-cpg.h"
|
2023-01-26 20:06:07 +00:00
|
|
|
#include "rcar-cpg-lib.h"
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
#define CPG_PLL0CR 0x00d8
|
|
|
|
#define CPG_PLL2CR 0x002c
|
|
|
|
#define CPG_PLL4CR 0x01f4
|
|
|
|
|
2023-01-26 20:06:03 +00:00
|
|
|
static const struct clk_div_table cpg_rpcsrc_div_table[] = {
|
|
|
|
{ 2, 5 }, { 3, 6 }, { 0, 0 },
|
|
|
|
};
|
|
|
|
|
2023-01-26 20:06:06 +00:00
|
|
|
static const struct clk_div_table r8a77970_cpg_sd0h_div_table[] = {
|
|
|
|
{ 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 },
|
|
|
|
{ 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
|
|
|
|
{ 8, 24 }, { 10, 36 }, { 11, 48 }, { 0, 0 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_div_table r8a77970_cpg_sd0_div_table[] = {
|
|
|
|
{ 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
|
|
|
|
{ 8, 24 }, { 10, 36 }, { 11, 48 }, { 12, 10 },
|
|
|
|
{ 0, 0 },
|
|
|
|
};
|
|
|
|
|
2018-05-31 17:47:42 +00:00
|
|
|
static int gen3_clk_get_parent(struct gen3_clk_priv *priv, struct clk *clk,
|
|
|
|
struct cpg_mssr_info *info, struct clk *parent)
|
|
|
|
{
|
|
|
|
const struct cpg_core_clk *core;
|
2023-02-28 06:25:11 +00:00
|
|
|
u8 shift;
|
2018-05-31 17:47:42 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!renesas_clk_is_mod(clk)) {
|
|
|
|
ret = renesas_clk_get_core(clk, info, &core);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2019-03-04 20:38:10 +00:00
|
|
|
if (core->type == CLK_TYPE_GEN3_MDSEL) {
|
2023-02-28 06:25:11 +00:00
|
|
|
shift = priv->cpg_mode & BIT(core->offset) ? 16 : 0;
|
2018-05-31 17:47:42 +00:00
|
|
|
parent->dev = clk->dev;
|
2023-02-28 06:25:11 +00:00
|
|
|
parent->id = core->parent >> shift;
|
2018-05-31 17:47:42 +00:00
|
|
|
parent->id &= 0xffff;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return renesas_clk_get_parent(clk, info, parent);
|
|
|
|
}
|
|
|
|
|
2023-01-29 01:50:22 +00:00
|
|
|
static int gen3_clk_enable(struct clk *clk)
|
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
|
|
|
|
|
|
|
return renesas_clk_endisable(clk, priv->base, priv->info, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int gen3_clk_disable(struct clk *clk)
|
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
|
|
|
|
|
|
|
return renesas_clk_endisable(clk, priv->base, priv->info, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u64 gen3_clk_get_rate64(struct clk *clk);
|
|
|
|
|
2018-10-30 16:54:20 +00:00
|
|
|
static int gen3_clk_setup_sdif_div(struct clk *clk, ulong rate)
|
2017-09-15 19:10:08 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
2018-01-15 15:44:39 +00:00
|
|
|
struct cpg_mssr_info *info = priv->info;
|
2017-09-15 19:10:08 +00:00
|
|
|
const struct cpg_core_clk *core;
|
2023-01-29 01:50:22 +00:00
|
|
|
struct clk parent, grandparent;
|
2017-09-15 19:10:08 +00:00
|
|
|
int ret;
|
2023-01-29 01:50:22 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The clk may be either CPG_MOD or core clock, in case this is MOD
|
|
|
|
* clock, use core clock one level up, otherwise use the clock as-is.
|
|
|
|
* Note that parent clock here always represents core clock. Also note
|
|
|
|
* that grandparent clock are the parent clock of the core clock here.
|
|
|
|
*/
|
|
|
|
if (renesas_clk_is_mod(clk)) {
|
|
|
|
ret = gen3_clk_get_parent(priv, clk, info, &parent);
|
|
|
|
if (ret) {
|
|
|
|
printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
parent = *clk;
|
2017-09-15 19:10:08 +00:00
|
|
|
}
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
if (renesas_clk_is_mod(&parent))
|
2017-09-15 19:10:08 +00:00
|
|
|
return 0;
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
ret = renesas_clk_get_core(&parent, info, &core);
|
2017-09-15 19:10:08 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2023-01-29 01:50:22 +00:00
|
|
|
ret = renesas_clk_get_parent(&parent, info, &grandparent);
|
|
|
|
if (ret) {
|
|
|
|
printf("%s[%i] grandparent fail, ret=%i\n", __func__, __LINE__, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
2017-09-15 19:10:08 +00:00
|
|
|
|
2023-01-29 01:50:22 +00:00
|
|
|
switch (core->type) {
|
|
|
|
case CLK_TYPE_GEN3_SDH:
|
|
|
|
fallthrough;
|
|
|
|
case CLK_TYPE_GEN4_SDH:
|
2023-01-26 20:06:07 +00:00
|
|
|
return rcar_clk_set_rate64_sdh(core->parent,
|
|
|
|
gen3_clk_get_rate64(&grandparent),
|
|
|
|
rate, priv->base + core->offset);
|
2017-09-15 19:10:08 +00:00
|
|
|
|
2023-01-29 01:50:22 +00:00
|
|
|
case CLK_TYPE_GEN3_SD:
|
|
|
|
fallthrough;
|
|
|
|
case CLK_TYPE_GEN4_SD:
|
2023-01-26 20:06:07 +00:00
|
|
|
return rcar_clk_set_rate64_sd(core->parent,
|
|
|
|
gen3_clk_get_rate64(&grandparent),
|
|
|
|
rate, priv->base + core->offset);
|
2023-01-26 20:06:06 +00:00
|
|
|
|
|
|
|
case CLK_TYPE_R8A77970_SD0:
|
2023-01-26 20:06:07 +00:00
|
|
|
return rcar_clk_set_rate64_div_table(core->parent,
|
|
|
|
gen3_clk_get_rate64(&grandparent),
|
|
|
|
rate, priv->base + core->offset,
|
|
|
|
CPG_SDCKCR_SD0FC_MASK,
|
|
|
|
r8a77970_cpg_sd0_div_table, "SD");
|
2023-01-29 01:50:22 +00:00
|
|
|
}
|
2018-01-15 15:44:39 +00:00
|
|
|
|
2023-01-29 01:50:22 +00:00
|
|
|
return 0;
|
2017-07-21 21:18:03 +00:00
|
|
|
}
|
|
|
|
|
2021-04-27 17:36:39 +00:00
|
|
|
static u64 gen3_clk_get_rate64_pll_mul_reg(struct gen3_clk_priv *priv,
|
|
|
|
struct clk *parent,
|
|
|
|
u32 mul_reg, u32 mult, u32 div,
|
|
|
|
char *name)
|
|
|
|
{
|
|
|
|
u32 value;
|
|
|
|
u64 rate;
|
|
|
|
|
|
|
|
if (mul_reg) {
|
|
|
|
value = readl(priv->base + mul_reg);
|
|
|
|
mult = (((value >> 24) & 0x7f) + 1) * 2;
|
|
|
|
div = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
rate = (gen3_clk_get_rate64(parent) * mult) / div;
|
|
|
|
|
2023-01-26 20:02:05 +00:00
|
|
|
debug("%s[%i] %s clk: mult=%u div=%u => rate=%llu\n",
|
|
|
|
__func__, __LINE__, name, mult, div, rate);
|
2021-04-27 17:36:39 +00:00
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
2018-05-31 17:06:02 +00:00
|
|
|
static u64 gen3_clk_get_rate64(struct clk *clk)
|
2017-07-21 21:18:03 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
2018-01-08 15:05:28 +00:00
|
|
|
struct cpg_mssr_info *info = priv->info;
|
2017-07-21 21:18:03 +00:00
|
|
|
struct clk parent;
|
|
|
|
const struct cpg_core_clk *core;
|
|
|
|
const struct rcar_gen3_cpg_pll_config *pll_config =
|
|
|
|
priv->cpg_pll_config;
|
2023-01-26 20:06:03 +00:00
|
|
|
u32 value, div;
|
2018-05-31 17:06:02 +00:00
|
|
|
u64 rate = 0;
|
2023-02-28 06:25:11 +00:00
|
|
|
u8 shift;
|
2023-01-29 01:50:22 +00:00
|
|
|
int ret;
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
|
|
|
|
|
2018-05-31 17:47:42 +00:00
|
|
|
ret = gen3_clk_get_parent(priv, clk, info, &parent);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (ret) {
|
|
|
|
printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
if (renesas_clk_is_mod(clk)) {
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent);
|
|
|
|
debug("%s[%i] MOD clk: parent=%lu => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, parent.id, rate);
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
ret = renesas_clk_get_core(clk, info, &core);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
switch (core->type) {
|
|
|
|
case CLK_TYPE_IN:
|
2018-01-08 15:05:28 +00:00
|
|
|
if (core->id == info->clk_extal_id) {
|
2017-07-21 21:18:03 +00:00
|
|
|
rate = clk_get_rate(&priv->clk_extal);
|
2018-05-31 17:06:02 +00:00
|
|
|
debug("%s[%i] EXTAL clk: rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, rate);
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
2018-01-08 15:05:28 +00:00
|
|
|
if (core->id == info->clk_extalr_id) {
|
2017-07-21 21:18:03 +00:00
|
|
|
rate = clk_get_rate(&priv->clk_extalr);
|
2018-05-31 17:06:02 +00:00
|
|
|
debug("%s[%i] EXTALR clk: rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, rate);
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_MAIN:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:36:39 +00:00
|
|
|
0, 1, pll_config->extal_div,
|
|
|
|
"MAIN");
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL0:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:36:39 +00:00
|
|
|
CPG_PLL0CR, 0, 0, "PLL0");
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL1:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:36:39 +00:00
|
|
|
0, pll_config->pll1_mult,
|
|
|
|
pll_config->pll1_div, "PLL1");
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL2:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:36:39 +00:00
|
|
|
CPG_PLL2CR, 0, 0, "PLL2");
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL3:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:36:39 +00:00
|
|
|
0, pll_config->pll3_mult,
|
|
|
|
pll_config->pll3_div, "PLL3");
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL4:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:36:39 +00:00
|
|
|
CPG_PLL4CR, 0, 0, "PLL4");
|
2017-07-21 21:18:03 +00:00
|
|
|
|
2023-01-26 20:01:56 +00:00
|
|
|
case CLK_TYPE_GEN4_MAIN:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:52:53 +00:00
|
|
|
0, 1, pll_config->extal_div,
|
|
|
|
"V3U_MAIN");
|
|
|
|
|
2023-01-26 20:01:56 +00:00
|
|
|
case CLK_TYPE_GEN4_PLL1:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:52:53 +00:00
|
|
|
0, pll_config->pll1_mult,
|
|
|
|
pll_config->pll1_div,
|
|
|
|
"V3U_PLL1");
|
|
|
|
|
2023-01-26 20:01:56 +00:00
|
|
|
case CLK_TYPE_GEN4_PLL2X_3X:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:52:53 +00:00
|
|
|
core->offset, 0, 0,
|
|
|
|
"V3U_PLL2X_3X");
|
|
|
|
|
2023-01-26 20:01:56 +00:00
|
|
|
case CLK_TYPE_GEN4_PLL5:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:52:53 +00:00
|
|
|
0, pll_config->pll5_mult,
|
|
|
|
pll_config->pll5_div,
|
|
|
|
"V3U_PLL5");
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
case CLK_TYPE_FF:
|
2023-01-26 20:02:05 +00:00
|
|
|
return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
|
2021-04-27 17:36:39 +00:00
|
|
|
0, core->mult, core->div,
|
|
|
|
"FIXED");
|
2017-07-21 21:18:03 +00:00
|
|
|
|
2019-03-04 20:38:10 +00:00
|
|
|
case CLK_TYPE_GEN3_MDSEL:
|
2023-02-28 06:25:11 +00:00
|
|
|
shift = priv->cpg_mode & BIT(core->offset) ? 16 : 0;
|
|
|
|
div = (core->div >> shift) & 0xffff;
|
2018-05-31 17:47:42 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) / div;
|
|
|
|
debug("%s[%i] PE clk: parent=%i div=%u => rate=%llu\n",
|
2023-02-28 06:25:11 +00:00
|
|
|
__func__, __LINE__, (core->parent >> shift) & 0xffff,
|
2018-05-31 17:47:42 +00:00
|
|
|
div, rate);
|
|
|
|
return rate;
|
|
|
|
|
2023-01-26 20:01:49 +00:00
|
|
|
case CLK_TYPE_GEN3_SDH: /* Fixed factor 1:1 */
|
2023-01-26 20:01:56 +00:00
|
|
|
fallthrough;
|
|
|
|
case CLK_TYPE_GEN4_SDH: /* Fixed factor 1:1 */
|
2023-01-26 20:06:07 +00:00
|
|
|
return rcar_clk_get_rate64_sdh(core->parent,
|
|
|
|
gen3_clk_get_rate64(&parent),
|
|
|
|
priv->base + core->offset);
|
2023-01-26 20:01:49 +00:00
|
|
|
|
2023-01-26 20:06:06 +00:00
|
|
|
case CLK_TYPE_R8A77970_SD0H:
|
|
|
|
return rcar_clk_get_rate64_div_table(core->parent,
|
|
|
|
gen3_clk_get_rate64(&parent),
|
|
|
|
priv->base + core->offset,
|
|
|
|
CPG_SDCKCR_SDHFC_MASK,
|
|
|
|
r8a77970_cpg_sd0h_div_table, "SDH");
|
|
|
|
|
2023-01-29 01:50:22 +00:00
|
|
|
case CLK_TYPE_GEN3_SD:
|
2021-04-27 17:52:53 +00:00
|
|
|
fallthrough;
|
2023-01-26 20:01:56 +00:00
|
|
|
case CLK_TYPE_GEN4_SD:
|
2023-01-26 20:06:07 +00:00
|
|
|
return rcar_clk_get_rate64_sd(core->parent,
|
|
|
|
gen3_clk_get_rate64(&parent),
|
|
|
|
priv->base + core->offset);
|
2017-09-15 19:10:29 +00:00
|
|
|
|
2023-01-26 20:06:06 +00:00
|
|
|
case CLK_TYPE_R8A77970_SD0:
|
|
|
|
return rcar_clk_get_rate64_div_table(core->parent,
|
|
|
|
gen3_clk_get_rate64(&parent),
|
|
|
|
priv->base + core->offset,
|
|
|
|
CPG_SDCKCR_SD0FC_MASK,
|
|
|
|
r8a77970_cpg_sd0_div_table, "SD");
|
|
|
|
|
2023-01-26 20:06:03 +00:00
|
|
|
case CLK_TYPE_GEN3_RPCSRC:
|
|
|
|
return rcar_clk_get_rate64_div_table(core->parent,
|
|
|
|
gen3_clk_get_rate64(&parent),
|
|
|
|
priv->base + CPG_RPCCKCR,
|
|
|
|
CPG_RPCCKCR_DIV_POST_MASK,
|
|
|
|
cpg_rpcsrc_div_table, "RPCSRC");
|
|
|
|
|
2023-01-26 20:06:04 +00:00
|
|
|
case CLK_TYPE_GEN3_D3_RPCSRC:
|
|
|
|
case CLK_TYPE_GEN3_E3_RPCSRC:
|
|
|
|
/*
|
|
|
|
* Register RPCSRC as fixed factor clock based on the
|
|
|
|
* MD[4:1] pins and CPG_RPCCKCR[4:3] register value for
|
|
|
|
* which has been set prior to booting the kernel.
|
|
|
|
*/
|
|
|
|
value = (readl(priv->base + CPG_RPCCKCR) & GENMASK(4, 3)) >> 3;
|
|
|
|
|
|
|
|
switch (value) {
|
|
|
|
case 0:
|
|
|
|
div = 5;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
div = 3;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
div = core->div;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
default:
|
|
|
|
div = 2;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
rate = gen3_clk_get_rate64(&parent) / div;
|
|
|
|
debug("%s[%i] E3/D3 RPCSRC clk: parent=%i div=%u => rate=%llu\n",
|
|
|
|
__func__, __LINE__, (core->parent >> 16) & 0xffff, div, rate);
|
|
|
|
|
|
|
|
return rate;
|
|
|
|
|
2017-09-15 19:10:29 +00:00
|
|
|
case CLK_TYPE_GEN3_RPC:
|
2023-01-26 20:01:56 +00:00
|
|
|
case CLK_TYPE_GEN4_RPC:
|
2023-01-26 20:06:07 +00:00
|
|
|
return rcar_clk_get_rate64_rpc(core->parent,
|
|
|
|
gen3_clk_get_rate64(&parent),
|
|
|
|
priv->base + CPG_RPCCKCR);
|
2017-09-15 19:10:29 +00:00
|
|
|
|
2023-01-26 20:06:03 +00:00
|
|
|
case CLK_TYPE_GEN3_RPCD2:
|
|
|
|
case CLK_TYPE_GEN4_RPCD2:
|
2023-01-26 20:06:07 +00:00
|
|
|
return rcar_clk_get_rate64_rpcd2(core->parent,
|
|
|
|
gen3_clk_get_rate64(&parent));
|
2017-09-15 19:10:29 +00:00
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
printf("%s[%i] unknown fail\n", __func__, __LINE__);
|
|
|
|
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
|
2018-05-31 17:06:02 +00:00
|
|
|
static ulong gen3_clk_get_rate(struct clk *clk)
|
|
|
|
{
|
|
|
|
return gen3_clk_get_rate64(clk);
|
|
|
|
}
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
|
|
|
|
{
|
2018-01-11 15:28:31 +00:00
|
|
|
/* Force correct SD-IF divider configuration if applicable */
|
2018-10-30 16:54:20 +00:00
|
|
|
gen3_clk_setup_sdif_div(clk, rate);
|
2018-05-31 17:06:02 +00:00
|
|
|
return gen3_clk_get_rate64(clk);
|
2017-07-21 21:18:03 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
|
|
|
|
{
|
|
|
|
if (args->args_count != 2) {
|
2021-12-01 19:26:53 +00:00
|
|
|
debug("Invalid args_count: %d\n", args->args_count);
|
2017-07-21 21:18:03 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
clk->id = (args->args[0] << 16) | args->args[1];
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
const struct clk_ops gen3_clk_ops = {
|
2017-07-21 21:18:03 +00:00
|
|
|
.enable = gen3_clk_enable,
|
|
|
|
.disable = gen3_clk_disable,
|
|
|
|
.get_rate = gen3_clk_get_rate,
|
|
|
|
.set_rate = gen3_clk_set_rate,
|
|
|
|
.of_xlate = gen3_clk_of_xlate,
|
|
|
|
};
|
|
|
|
|
2023-01-26 20:02:03 +00:00
|
|
|
static int gen3_clk_probe(struct udevice *dev)
|
2017-07-21 21:18:03 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(dev);
|
2018-01-08 13:01:40 +00:00
|
|
|
struct cpg_mssr_info *info =
|
|
|
|
(struct cpg_mssr_info *)dev_get_driver_data(dev);
|
2017-07-21 21:18:03 +00:00
|
|
|
fdt_addr_t rst_base;
|
|
|
|
int ret;
|
|
|
|
|
2020-07-17 05:36:46 +00:00
|
|
|
priv->base = dev_read_addr_ptr(dev);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (!priv->base)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
priv->info = info;
|
|
|
|
ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
|
|
|
|
if (rst_base == FDT_ADDR_T_NONE)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2023-02-28 06:25:11 +00:00
|
|
|
priv->cpg_mode = readl(rst_base + info->reset_modemr_offset);
|
2017-07-21 21:18:03 +00:00
|
|
|
|
2018-01-16 18:23:17 +00:00
|
|
|
priv->cpg_pll_config =
|
2023-02-28 06:25:11 +00:00
|
|
|
(struct rcar_gen3_cpg_pll_config *)info->get_pll_config(priv->cpg_mode);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (!priv->cpg_pll_config->extal_div)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2020-11-05 15:30:37 +00:00
|
|
|
if (info->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) {
|
|
|
|
priv->info->status_regs = mstpsr;
|
|
|
|
priv->info->control_regs = smstpcr;
|
|
|
|
priv->info->reset_regs = srcr;
|
|
|
|
priv->info->reset_clear_regs = srstclr;
|
2020-08-11 03:46:34 +00:00
|
|
|
} else if (info->reg_layout == CLK_REG_LAYOUT_RCAR_V3U) {
|
|
|
|
priv->info->status_regs = mstpsr_for_v3u;
|
|
|
|
priv->info->control_regs = mstpcr_for_v3u;
|
|
|
|
priv->info->reset_regs = srcr_for_v3u;
|
|
|
|
priv->info->reset_clear_regs = srstclr_for_v3u;
|
2020-11-05 15:30:37 +00:00
|
|
|
} else {
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
if (info->extalr_node) {
|
|
|
|
ret = clk_get_by_name(dev, info->extalr_node, &priv->clk_extalr);
|
2017-10-08 19:09:15 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
}
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-01-26 20:02:03 +00:00
|
|
|
static int gen3_clk_remove(struct udevice *dev)
|
2017-11-25 21:08:55 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(dev);
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
return renesas_clk_remove(priv->base, priv->info);
|
2017-11-25 21:08:55 +00:00
|
|
|
}
|
2023-01-26 20:02:03 +00:00
|
|
|
|
|
|
|
U_BOOT_DRIVER(clk_gen3) = {
|
|
|
|
.name = "clk_gen3",
|
|
|
|
.id = UCLASS_CLK,
|
|
|
|
.priv_auto = sizeof(struct gen3_clk_priv),
|
|
|
|
.ops = &gen3_clk_ops,
|
|
|
|
.probe = gen3_clk_probe,
|
|
|
|
.remove = gen3_clk_remove,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int gen3_reset_assert(struct reset_ctl *reset_ctl)
|
|
|
|
{
|
|
|
|
struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(cdev);
|
|
|
|
unsigned int reg = reset_ctl->id / 32;
|
|
|
|
unsigned int bit = reset_ctl->id % 32;
|
|
|
|
u32 bitmask = BIT(bit);
|
|
|
|
|
|
|
|
writel(bitmask, priv->base + priv->info->reset_regs[reg]);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int gen3_reset_deassert(struct reset_ctl *reset_ctl)
|
|
|
|
{
|
|
|
|
struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(cdev);
|
|
|
|
unsigned int reg = reset_ctl->id / 32;
|
|
|
|
unsigned int bit = reset_ctl->id % 32;
|
|
|
|
u32 bitmask = BIT(bit);
|
|
|
|
|
|
|
|
writel(bitmask, priv->base + priv->info->reset_clear_regs[reg]);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct reset_ops rst_gen3_ops = {
|
|
|
|
.rst_assert = gen3_reset_assert,
|
|
|
|
.rst_deassert = gen3_reset_deassert,
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(rst_gen3) = {
|
|
|
|
.name = "rst_gen3",
|
|
|
|
.id = UCLASS_RESET,
|
|
|
|
.ops = &rst_gen3_ops,
|
|
|
|
};
|
|
|
|
|
|
|
|
int gen3_cpg_bind(struct udevice *parent)
|
|
|
|
{
|
|
|
|
struct cpg_mssr_info *info =
|
|
|
|
(struct cpg_mssr_info *)dev_get_driver_data(parent);
|
|
|
|
struct udevice *cdev, *rdev;
|
|
|
|
struct driver *drv;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
drv = lists_driver_lookup_name("clk_gen3");
|
|
|
|
if (!drv)
|
|
|
|
return -ENOENT;
|
|
|
|
|
|
|
|
ret = device_bind_with_driver_data(parent, drv, "clk_gen3", (ulong)info,
|
|
|
|
dev_ofnode(parent), &cdev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
drv = lists_driver_lookup_name("rst_gen3");
|
|
|
|
if (!drv)
|
|
|
|
return -ENOENT;
|
|
|
|
|
|
|
|
ret = device_bind_with_driver_data(parent, drv, "rst_gen3", (ulong)cdev,
|
|
|
|
dev_ofnode(parent), &rdev);
|
|
|
|
if (ret)
|
|
|
|
device_unbind(cdev);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|