2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2014-11-06 06:39:28 +00:00
|
|
|
/*
|
|
|
|
* board/renesas/gose/gose.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2014 Renesas Electronics Corporation
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2021-12-14 18:36:40 +00:00
|
|
|
#include <clock_legacy.h>
|
2019-12-28 17:45:01 +00:00
|
|
|
#include <cpu_func.h>
|
2019-08-01 15:46:52 +00:00
|
|
|
#include <env.h>
|
2019-12-28 17:45:07 +00:00
|
|
|
#include <hang.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2014-11-06 06:39:28 +00:00
|
|
|
#include <malloc.h>
|
2014-12-09 02:24:01 +00:00
|
|
|
#include <dm.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2014-12-09 02:24:01 +00:00
|
|
|
#include <dm/platform_data/serial_sh.h>
|
2019-08-02 15:44:25 +00:00
|
|
|
#include <env_internal.h>
|
2014-11-06 06:39:28 +00:00
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/mach-types.h>
|
|
|
|
#include <asm/io.h>
|
2020-05-10 17:40:13 +00:00
|
|
|
#include <linux/bitops.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2016-09-21 02:28:55 +00:00
|
|
|
#include <linux/errno.h>
|
2014-11-06 06:39:28 +00:00
|
|
|
#include <asm/arch/sys_proto.h>
|
|
|
|
#include <asm/gpio.h>
|
|
|
|
#include <asm/arch/rmobile.h>
|
2014-12-02 07:52:19 +00:00
|
|
|
#include <asm/arch/rcar-mstp.h>
|
2014-11-12 02:29:39 +00:00
|
|
|
#include <asm/arch/sh_sdhi.h>
|
2014-11-06 06:42:24 +00:00
|
|
|
#include <netdev.h>
|
|
|
|
#include <miiphy.h>
|
2014-11-06 06:39:28 +00:00
|
|
|
#include <i2c.h>
|
|
|
|
#include "qos.h"
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
#define CLK2MHZ(clk) (clk / 1000 / 1000)
|
|
|
|
void s_init(void)
|
|
|
|
{
|
|
|
|
struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
|
|
|
|
struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
|
|
|
|
u32 stc;
|
|
|
|
|
|
|
|
/* Watchdog init */
|
|
|
|
writel(0xA5A5A500, &rwdt->rwtcsra);
|
|
|
|
writel(0xA5A5A500, &swdt->swtcsra);
|
|
|
|
|
|
|
|
/* CPU frequency setting. Set to 1.5GHz */
|
2021-12-14 18:36:40 +00:00
|
|
|
stc = ((1500 / CLK2MHZ(get_board_sys_clk())) - 1) << PLL0_STC_BIT;
|
2014-11-06 06:39:28 +00:00
|
|
|
clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
|
|
|
|
|
|
|
|
/* QoS */
|
|
|
|
qos_init();
|
|
|
|
}
|
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
#define TMU0_MSTP125 BIT(25)
|
2014-11-12 02:29:39 +00:00
|
|
|
|
|
|
|
#define SD1CKCR 0xE6150078
|
|
|
|
#define SD2CKCR 0xE615026C
|
|
|
|
#define SD_97500KHZ 0x7
|
|
|
|
|
2014-11-06 06:39:28 +00:00
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
|
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
/*
|
|
|
|
* SD0 clock is set to 97.5MHz by default.
|
|
|
|
* Set SD1 and SD2 to the 97.5MHz as well.
|
|
|
|
*/
|
2014-11-12 02:29:39 +00:00
|
|
|
writel(SD_97500KHZ, SD1CKCR);
|
|
|
|
writel(SD_97500KHZ, SD2CKCR);
|
|
|
|
|
2014-11-06 06:39:28 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
|
2014-11-06 06:42:24 +00:00
|
|
|
|
2014-11-06 06:39:28 +00:00
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
/* adress of boot parameters */
|
2014-11-10 04:58:50 +00:00
|
|
|
gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
|
2014-11-06 06:39:28 +00:00
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
/* Force ethernet PHY out of reset */
|
|
|
|
gpio_request(ETHERNET_PHY_RESET, "phy_reset");
|
|
|
|
gpio_direction_output(ETHERNET_PHY_RESET, 0);
|
|
|
|
mdelay(10);
|
|
|
|
gpio_direction_output(ETHERNET_PHY_RESET, 1);
|
2014-11-06 06:42:24 +00:00
|
|
|
|
2014-11-06 06:39:28 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
int dram_init(void)
|
2014-11-06 06:42:24 +00:00
|
|
|
{
|
2018-07-16 10:26:11 +00:00
|
|
|
if (fdtdec_setup_mem_size_base() != 0)
|
2018-04-23 18:24:10 +00:00
|
|
|
return -EINVAL;
|
2014-11-06 06:42:24 +00:00
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
return 0;
|
2014-11-06 06:42:24 +00:00
|
|
|
}
|
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
int dram_init_banksize(void)
|
2014-11-12 02:29:39 +00:00
|
|
|
{
|
2018-04-23 18:24:10 +00:00
|
|
|
fdtdec_setup_memory_banksize();
|
2014-11-12 02:29:39 +00:00
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
return 0;
|
2014-11-12 02:29:39 +00:00
|
|
|
}
|
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
/* KSZ8041RNLI */
|
|
|
|
#define PHY_CONTROL1 0x1E
|
2019-03-30 06:05:09 +00:00
|
|
|
#define PHY_LED_MODE 0xC000
|
2018-04-23 18:24:10 +00:00
|
|
|
#define PHY_LED_MODE_ACK 0x4000
|
|
|
|
int board_phy_config(struct phy_device *phydev)
|
2014-11-06 06:39:28 +00:00
|
|
|
{
|
2018-04-23 18:24:10 +00:00
|
|
|
int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
|
|
|
|
ret &= ~PHY_LED_MODE;
|
|
|
|
ret |= PHY_LED_MODE_ACK;
|
|
|
|
ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
|
2014-11-06 06:39:28 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-12-15 15:47:52 +00:00
|
|
|
void reset_cpu(void)
|
2014-11-06 06:39:28 +00:00
|
|
|
{
|
2018-04-23 18:24:10 +00:00
|
|
|
struct udevice *dev;
|
|
|
|
const u8 pmic_bus = 6;
|
|
|
|
const u8 pmic_addr = 0x58;
|
|
|
|
u8 data;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
|
|
|
|
if (ret)
|
|
|
|
hang();
|
|
|
|
|
|
|
|
ret = dm_i2c_read(dev, 0x13, &data, 1);
|
|
|
|
if (ret)
|
|
|
|
hang();
|
|
|
|
|
|
|
|
data |= BIT(1);
|
2014-11-06 06:39:28 +00:00
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
ret = dm_i2c_write(dev, 0x13, &data, 1);
|
|
|
|
if (ret)
|
|
|
|
hang();
|
2014-11-06 06:39:28 +00:00
|
|
|
}
|
2014-12-09 02:24:01 +00:00
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
enum env_location env_get_location(enum env_operation op, int prio)
|
|
|
|
{
|
|
|
|
const u32 load_magic = 0xb33fc0de;
|
2014-12-09 02:24:01 +00:00
|
|
|
|
2018-04-23 18:24:10 +00:00
|
|
|
/* Block environment access if loaded using JTAG */
|
|
|
|
if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
|
|
|
|
(op != ENVOP_INIT))
|
|
|
|
return ENVL_UNKNOWN;
|
|
|
|
|
|
|
|
if (prio)
|
|
|
|
return ENVL_UNKNOWN;
|
|
|
|
|
|
|
|
return ENVL_SPI_FLASH;
|
|
|
|
}
|