2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2006-04-26 22:58:56 +00:00
|
|
|
/*
|
2011-01-31 21:51:20 +00:00
|
|
|
* Copyright 2006, 2007, 2010-2011 Freescale Semiconductor.
|
2006-04-26 22:58:56 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-11-14 19:57:47 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:39:56 +00:00
|
|
|
#include <net.h>
|
2006-04-26 22:58:56 +00:00
|
|
|
#include <pci.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/immap_86xx.h>
|
2009-04-02 18:22:48 +00:00
|
|
|
#include <asm/fsl_pci.h>
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
2010-12-15 10:55:20 +00:00
|
|
|
#include <asm/fsl_serdes.h>
|
2007-01-22 18:37:30 +00:00
|
|
|
#include <asm/io.h>
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2007-11-28 20:47:18 +00:00
|
|
|
#include <fdt_support.h>
|
2008-09-01 04:41:08 +00:00
|
|
|
#include <netdev.h>
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2008-10-31 22:13:32 +00:00
|
|
|
phys_size_t fixed_sdram(void);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-08-22 17:25:27 +00:00
|
|
|
int checkboard(void)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2009-07-15 18:45:00 +00:00
|
|
|
u8 vboot;
|
|
|
|
u8 *pixis_base = (u8 *)PIXIS_BASE;
|
|
|
|
|
|
|
|
printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
|
|
|
|
"Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
|
|
|
|
in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
|
|
|
|
in_8(pixis_base + PIXIS_PVER));
|
|
|
|
|
|
|
|
vboot = in_8(pixis_base + PIXIS_VBOOT);
|
|
|
|
if (vboot & PIXIS_VBOOT_FMAP)
|
|
|
|
printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
|
|
|
|
else
|
|
|
|
puts ("Promjet\n");
|
|
|
|
|
2006-04-26 22:58:56 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2008-10-31 22:13:32 +00:00
|
|
|
phys_size_t dram_size = 0;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_SPD_EEPROM)
|
2008-08-26 20:01:35 +00:00
|
|
|
dram_size = fsl_ddr_sdram();
|
2006-04-26 22:58:56 +00:00
|
|
|
#else
|
2006-08-22 17:25:27 +00:00
|
|
|
dram_size = fixed_sdram();
|
2006-04-26 22:58:56 +00:00
|
|
|
#endif
|
|
|
|
|
2010-03-29 17:51:07 +00:00
|
|
|
setup_ddr_bat(dram_size);
|
|
|
|
|
2011-07-25 08:13:53 +00:00
|
|
|
debug(" DDR: ");
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = dram_size;
|
|
|
|
|
|
|
|
return 0;
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#if !defined(CONFIG_SPD_EEPROM)
|
2006-04-27 15:15:16 +00:00
|
|
|
/*
|
|
|
|
* Fixed sdram init -- doesn't use serial presence detect.
|
|
|
|
*/
|
2008-10-31 22:13:32 +00:00
|
|
|
phys_size_t
|
2006-08-22 17:25:27 +00:00
|
|
|
fixed_sdram(void)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
#if !defined(CONFIG_SYS_RAMBOOT)
|
|
|
|
volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
|
2013-11-18 18:29:32 +00:00
|
|
|
struct ccsr_ddr __iomem *ddr = &immap->im_ddr1;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
|
|
|
|
ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
|
|
|
|
ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
|
|
|
|
ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
|
|
|
|
ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
|
|
|
|
ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
|
2009-07-17 15:14:45 +00:00
|
|
|
ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
|
2008-10-16 13:01:15 +00:00
|
|
|
ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
|
|
|
|
ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
|
|
|
|
ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
|
|
|
|
ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
|
|
|
|
ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
|
|
|
|
ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
|
2006-04-26 22:58:56 +00:00
|
|
|
|
|
|
|
#if defined (CONFIG_DDR_ECC)
|
|
|
|
ddr->err_disable = 0x0000008D;
|
|
|
|
ddr->err_sbe = 0x00ff0000;
|
|
|
|
#endif
|
|
|
|
asm("sync;isync");
|
2006-05-31 17:44:44 +00:00
|
|
|
|
2006-04-26 22:58:56 +00:00
|
|
|
udelay(500);
|
|
|
|
|
|
|
|
#if defined (CONFIG_DDR_ECC)
|
|
|
|
/* Enable ECC checking */
|
2009-07-17 15:14:45 +00:00
|
|
|
ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
|
2006-04-26 22:58:56 +00:00
|
|
|
#else
|
2009-07-17 15:14:45 +00:00
|
|
|
ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
|
2008-10-16 13:01:15 +00:00
|
|
|
ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
|
2006-04-26 22:58:56 +00:00
|
|
|
#endif
|
|
|
|
asm("sync; isync");
|
2006-05-31 17:44:44 +00:00
|
|
|
|
2006-04-26 22:58:56 +00:00
|
|
|
udelay(500);
|
|
|
|
#endif
|
2008-10-16 13:01:15 +00:00
|
|
|
return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
#endif /* !defined(CONFIG_SPD_EEPROM) */
|
|
|
|
|
2006-08-22 17:25:27 +00:00
|
|
|
void pci_init_board(void)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2010-12-17 16:47:36 +00:00
|
|
|
fsl_pcie_init_board(0);
|
2010-09-29 18:37:26 +00:00
|
|
|
|
2010-07-09 05:02:34 +00:00
|
|
|
#ifdef CONFIG_PCIE1
|
2007-08-02 19:09:49 +00:00
|
|
|
/*
|
|
|
|
* Activate ULI1575 legacy chip by performing a fake
|
|
|
|
* memory access. Needed to make ULI RTC work.
|
|
|
|
*/
|
2010-07-09 05:02:34 +00:00
|
|
|
in_be32((unsigned *) ((char *)(CONFIG_SYS_PCIE1_MEM_VIRT
|
|
|
|
+ CONFIG_SYS_PCIE1_MEM_SIZE - 0x1000000)));
|
|
|
|
#endif /* CONFIG_PCIE1 */
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
|
2008-02-18 20:01:56 +00:00
|
|
|
|
2007-11-28 20:47:18 +00:00
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
2014-10-24 00:58:47 +00:00
|
|
|
int ft_board_setup(void *blob, bd_t *bd)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2008-11-07 19:46:19 +00:00
|
|
|
int off;
|
|
|
|
u64 *tmp;
|
2014-10-24 00:58:57 +00:00
|
|
|
int addrcells;
|
2008-11-07 19:46:19 +00:00
|
|
|
|
2008-02-18 20:01:56 +00:00
|
|
|
ft_cpu_setup(blob, bd);
|
2007-11-28 20:47:18 +00:00
|
|
|
|
2010-07-09 03:37:44 +00:00
|
|
|
FT_FSL_PCI_SETUP;
|
2008-11-07 19:46:19 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Warn if it looks like the device tree doesn't match u-boot.
|
|
|
|
* This is just an estimation, based on the location of CCSR,
|
|
|
|
* which is defined by the "reg" property in the soc node.
|
|
|
|
*/
|
|
|
|
off = fdt_path_offset(blob, "/soc8641");
|
2014-10-24 00:58:57 +00:00
|
|
|
addrcells = fdt_address_cells(blob, 0);
|
2008-11-07 19:46:19 +00:00
|
|
|
tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
|
|
|
|
|
|
|
|
if (tmp) {
|
|
|
|
u64 addr;
|
2014-10-24 00:58:57 +00:00
|
|
|
|
|
|
|
if (addrcells == 1)
|
2008-11-07 19:46:19 +00:00
|
|
|
addr = *(u32 *)tmp;
|
2008-11-11 01:45:35 +00:00
|
|
|
else
|
|
|
|
addr = *tmp;
|
2008-11-07 19:46:19 +00:00
|
|
|
|
|
|
|
if (addr != CONFIG_SYS_CCSRBAR_PHYS)
|
|
|
|
printf("WARNING: The CCSRBAR address in your .dts "
|
|
|
|
"does not match the address of the CCSR "
|
|
|
|
"in u-boot. This means your .dts might "
|
|
|
|
"be old.\n");
|
|
|
|
}
|
2014-10-24 00:58:47 +00:00
|
|
|
|
|
|
|
return 0;
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
2006-07-28 16:41:18 +00:00
|
|
|
/*
|
|
|
|
* get_board_sys_clk
|
|
|
|
* Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
|
|
|
|
*/
|
|
|
|
|
2006-08-22 17:25:27 +00:00
|
|
|
unsigned long
|
|
|
|
get_board_sys_clk(ulong dummy)
|
2006-07-28 16:41:18 +00:00
|
|
|
{
|
|
|
|
u8 i, go_bit, rd_clks;
|
|
|
|
ulong val = 0;
|
2009-07-22 15:12:39 +00:00
|
|
|
u8 *pixis_base = (u8 *)PIXIS_BASE;
|
2006-07-28 16:41:18 +00:00
|
|
|
|
2009-07-22 15:12:39 +00:00
|
|
|
go_bit = in_8(pixis_base + PIXIS_VCTL);
|
2006-07-28 16:41:18 +00:00
|
|
|
go_bit &= 0x01;
|
|
|
|
|
2009-07-22 15:12:39 +00:00
|
|
|
rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
|
2006-07-28 16:41:18 +00:00
|
|
|
rd_clks &= 0x1C;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Only if both go bit and the SCLK bit in VCFGEN0 are set
|
|
|
|
* should we be using the AUX register. Remember, we also set the
|
|
|
|
* GO bit to boot from the alternate bank on the on-board flash
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (go_bit) {
|
|
|
|
if (rd_clks == 0x1c)
|
2009-07-22 15:12:39 +00:00
|
|
|
i = in_8(pixis_base + PIXIS_AUX);
|
2006-07-28 16:41:18 +00:00
|
|
|
else
|
2009-07-22 15:12:39 +00:00
|
|
|
i = in_8(pixis_base + PIXIS_SPD);
|
2006-07-28 16:41:18 +00:00
|
|
|
} else {
|
2009-07-22 15:12:39 +00:00
|
|
|
i = in_8(pixis_base + PIXIS_SPD);
|
2006-07-28 16:41:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
i &= 0x07;
|
|
|
|
|
|
|
|
switch (i) {
|
|
|
|
case 0:
|
|
|
|
val = 33000000;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
val = 40000000;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
val = 50000000;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
val = 66000000;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
val = 83000000;
|
|
|
|
break;
|
|
|
|
case 5:
|
|
|
|
val = 100000000;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
val = 134000000;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
val = 166000000;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return val;
|
|
|
|
}
|
2008-09-01 04:41:08 +00:00
|
|
|
|
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
/* Initialize TSECs */
|
|
|
|
cpu_eth_init(bis);
|
|
|
|
return pci_eth_init(bis);
|
|
|
|
}
|
2009-02-05 17:25:25 +00:00
|
|
|
|
|
|
|
void board_reset(void)
|
|
|
|
{
|
2009-07-22 15:12:39 +00:00
|
|
|
u8 *pixis_base = (u8 *)PIXIS_BASE;
|
|
|
|
|
|
|
|
out_8(pixis_base + PIXIS_RST, 0);
|
2009-02-05 17:25:25 +00:00
|
|
|
|
|
|
|
while (1)
|
|
|
|
;
|
|
|
|
}
|