2018-03-12 09:46:10 +00:00
|
|
|
if ARCH_STM32MP
|
|
|
|
|
|
|
|
config SPL
|
2020-07-24 09:13:31 +00:00
|
|
|
select SPL_BOARD_INIT
|
2018-03-12 09:46:10 +00:00
|
|
|
select SPL_CLK
|
|
|
|
select SPL_DM
|
|
|
|
select SPL_DM_SEQ_ALIAS
|
2021-07-11 03:14:31 +00:00
|
|
|
select SPL_DRIVERS_MISC
|
2018-03-12 09:46:10 +00:00
|
|
|
select SPL_FRAMEWORK
|
2021-07-11 03:14:30 +00:00
|
|
|
select SPL_GPIO
|
2018-03-12 09:46:10 +00:00
|
|
|
select SPL_LIBCOMMON_SUPPORT
|
|
|
|
select SPL_LIBGENERIC_SUPPORT
|
|
|
|
select SPL_OF_CONTROL
|
|
|
|
select SPL_OF_TRANSLATE
|
|
|
|
select SPL_PINCTRL
|
|
|
|
select SPL_REGMAP
|
2018-06-14 10:45:19 +00:00
|
|
|
select SPL_DM_RESET
|
2021-08-08 18:20:12 +00:00
|
|
|
select SPL_SERIAL
|
2018-03-12 09:46:10 +00:00
|
|
|
select SPL_SYSCON
|
2021-07-11 03:14:28 +00:00
|
|
|
select SPL_WATCHDOG if WATCHDOG
|
2019-04-18 15:32:47 +00:00
|
|
|
imply BOOTSTAGE_STASH if SPL_BOOTSTAGE
|
|
|
|
imply SPL_BOOTSTAGE if BOOTSTAGE
|
2019-02-27 16:01:14 +00:00
|
|
|
imply SPL_DISPLAY_PRINT
|
2018-03-12 09:46:10 +00:00
|
|
|
imply SPL_LIBDISK_SUPPORT
|
2021-08-08 18:20:14 +00:00
|
|
|
imply SPL_SPI_LOAD if SPL_SPI
|
2018-03-12 09:46:10 +00:00
|
|
|
|
|
|
|
config SYS_SOC
|
|
|
|
default "stm32mp"
|
|
|
|
|
2019-04-18 15:32:36 +00:00
|
|
|
config SYS_MALLOC_LEN
|
|
|
|
default 0x2000000
|
|
|
|
|
2019-04-18 15:32:37 +00:00
|
|
|
config ENV_SIZE
|
2019-05-07 16:40:47 +00:00
|
|
|
default 0x2000
|
2019-04-18 15:32:37 +00:00
|
|
|
|
2020-01-13 14:17:42 +00:00
|
|
|
config STM32MP15x
|
|
|
|
bool "Support STMicroelectronics STM32MP15x Soc"
|
2020-04-01 07:07:33 +00:00
|
|
|
select ARCH_SUPPORT_PSCI if !TFABOOT
|
|
|
|
select ARM_SMCCC if TFABOOT
|
2018-04-26 12:51:26 +00:00
|
|
|
select CPU_V7A
|
2020-04-01 07:07:33 +00:00
|
|
|
select CPU_V7_HAS_NONSEC if !TFABOOT
|
2018-04-16 08:13:24 +00:00
|
|
|
select CPU_V7_HAS_VIRT
|
2019-07-02 11:26:07 +00:00
|
|
|
select OF_BOARD_SETUP
|
2018-03-12 09:46:10 +00:00
|
|
|
select PINCTRL_STM32
|
2018-07-09 13:17:20 +00:00
|
|
|
select STM32_RCC
|
2018-03-12 09:46:10 +00:00
|
|
|
select STM32_RESET
|
2019-07-30 17:16:25 +00:00
|
|
|
select STM32_SERIAL
|
2018-04-12 01:24:46 +00:00
|
|
|
select SYS_ARCH_TIMER
|
2020-07-02 15:43:45 +00:00
|
|
|
imply CMD_NVEDIT_INFO
|
2020-04-01 07:07:33 +00:00
|
|
|
imply SYSRESET_PSCI if TFABOOT
|
|
|
|
imply SYSRESET_SYSCON if !TFABOOT
|
2020-01-13 14:17:42 +00:00
|
|
|
help
|
|
|
|
support of STMicroelectronics SOC STM32MP15x family
|
|
|
|
STM32MP157, STM32MP153 or STM32MP151
|
|
|
|
STMicroelectronics MPU with core ARMv7
|
|
|
|
dual core A7 for STM32MP157/3, monocore for STM32MP151
|
|
|
|
target all the STMicroelectronics board with SOC STM32MP1 family
|
|
|
|
|
2021-07-26 09:21:34 +00:00
|
|
|
config STM32MP15x_STM32IMAGE
|
|
|
|
bool "Support STM32 image for generated U-Boot image"
|
|
|
|
depends on STM32MP15x && TFABOOT
|
|
|
|
help
|
|
|
|
Support of STM32 image generation for SOC STM32MP15x
|
|
|
|
for TF-A boot when FIP container is not used
|
|
|
|
|
2020-01-13 14:17:42 +00:00
|
|
|
choice
|
|
|
|
prompt "STM32MP15x board select"
|
|
|
|
optional
|
|
|
|
|
|
|
|
config TARGET_ST_STM32MP15x
|
|
|
|
bool "STMicroelectronics STM32MP15x boards"
|
|
|
|
select STM32MP15x
|
2019-04-18 15:32:45 +00:00
|
|
|
imply BOOTCOUNT_LIMIT
|
2020-03-10 09:15:03 +00:00
|
|
|
imply BOOTSTAGE
|
2019-04-18 15:32:45 +00:00
|
|
|
imply CMD_BOOTCOUNT
|
2020-03-10 09:15:03 +00:00
|
|
|
imply CMD_BOOTSTAGE
|
2019-12-03 08:38:58 +00:00
|
|
|
imply CMD_CLS if CMD_BMP
|
2019-07-30 17:16:26 +00:00
|
|
|
imply DISABLE_CONSOLE
|
2019-07-30 17:16:23 +00:00
|
|
|
imply PRE_CONSOLE_BUFFER
|
2019-07-30 17:16:22 +00:00
|
|
|
imply SILENT_CONSOLE
|
2018-03-12 09:46:10 +00:00
|
|
|
help
|
2020-01-13 14:17:42 +00:00
|
|
|
target the STMicroelectronics board with SOC STM32MP15x
|
|
|
|
managed by board/st/stm32mp1:
|
|
|
|
Evalulation board (EV1) or Discovery board (DK1 and DK2).
|
|
|
|
The difference between board are managed with devicetree
|
|
|
|
|
2021-03-16 16:22:06 +00:00
|
|
|
config TARGET_MICROGEA_STM32MP1
|
|
|
|
bool "Engicam MicroGEA STM32MP1 SOM"
|
|
|
|
select STM32MP15x
|
|
|
|
imply BOOTCOUNT_LIMIT
|
|
|
|
imply BOOTSTAGE
|
|
|
|
imply CMD_BOOTCOUNT
|
|
|
|
imply CMD_BOOTSTAGE
|
|
|
|
imply CMD_CLS if CMD_BMP
|
|
|
|
imply DISABLE_CONSOLE
|
|
|
|
imply PRE_CONSOLE_BUFFER
|
|
|
|
imply SILENT_CONSOLE
|
|
|
|
help
|
|
|
|
MicroGEA STM32MP1 is a STM32MP157A based Micro SOM.
|
|
|
|
|
|
|
|
MicroGEA STM32MP1 MicroDev 2.0:
|
|
|
|
* MicroDev 2.0 is a general purpose miniature carrier board with CAN,
|
|
|
|
LTE and LVDS panel interfaces.
|
|
|
|
* MicroGEA STM32MP1 needs to mount on top of this MicroDev 2.0 board
|
|
|
|
for creating complete MicroGEA STM32MP1 MicroDev 2.0 Carrier board.
|
|
|
|
|
2021-03-16 16:22:07 +00:00
|
|
|
MicroGEA STM32MP1 MicroDev 2.0 7" OF:
|
|
|
|
* 7" OF is a capacitive touch 7" Open Frame panel solutions with LVDS
|
|
|
|
panel and toucscreen.
|
|
|
|
* MicroGEA STM32MP1 needs to mount on top of MicroDev 2.0 board with
|
|
|
|
pluged 7" OF for creating complete MicroGEA STM32MP1 MicroDev 2.0 7"
|
|
|
|
Open Frame Solution board.
|
|
|
|
|
2021-03-16 16:22:03 +00:00
|
|
|
config TARGET_ICORE_STM32MP1
|
|
|
|
bool "Engicam i.Core STM32MP1 SOM"
|
|
|
|
select STM32MP15x
|
|
|
|
imply BOOTCOUNT_LIMIT
|
|
|
|
imply BOOTSTAGE
|
|
|
|
imply CMD_BOOTCOUNT
|
|
|
|
imply CMD_BOOTSTAGE
|
|
|
|
imply CMD_CLS if CMD_BMP
|
|
|
|
imply DISABLE_CONSOLE
|
|
|
|
imply PRE_CONSOLE_BUFFER
|
|
|
|
imply SILENT_CONSOLE
|
|
|
|
help
|
|
|
|
i.Core STM32MP1 is an EDIMM SOM based on STM32MP157A.
|
|
|
|
|
|
|
|
i.Core STM32MP1 EDIMM2.2:
|
|
|
|
* EDIMM2.2 is a Form Factor Capacitive Evaluation Board.
|
|
|
|
* i.Core STM32MP1 needs to mount on top of EDIMM2.2 for
|
|
|
|
creating complete i.Core STM32MP1 EDIMM2.2 Starter Kit.
|
|
|
|
|
2021-03-16 16:22:04 +00:00
|
|
|
i.Core STM32MP1 C.TOUCH 2.0
|
|
|
|
* C.TOUCH 2.0 is a general purpose Carrier board.
|
|
|
|
* i.Core STM32MP1 needs to mount on top of this Carrier board
|
|
|
|
for creating complete i.Core STM32MP1 C.TOUCH 2.0 board.
|
|
|
|
|
2020-01-24 17:39:16 +00:00
|
|
|
config TARGET_DH_STM32MP1_PDK2
|
|
|
|
bool "DH STM32MP1 PDK2"
|
|
|
|
select STM32MP15x
|
|
|
|
imply BOOTCOUNT_LIMIT
|
|
|
|
imply CMD_BOOTCOUNT
|
|
|
|
help
|
|
|
|
Target the DH PDK2 development kit with STM32MP15x SoM.
|
|
|
|
|
2020-01-13 14:17:42 +00:00
|
|
|
endchoice
|
2018-03-12 09:46:10 +00:00
|
|
|
|
|
|
|
config SYS_TEXT_BASE
|
|
|
|
default 0xC0100000
|
|
|
|
|
2019-02-27 16:01:15 +00:00
|
|
|
config NR_DRAM_BANKS
|
|
|
|
default 1
|
|
|
|
|
2020-09-04 10:55:19 +00:00
|
|
|
config DDR_CACHEABLE_SIZE
|
|
|
|
hex "Size of the DDR marked cacheable in pre-reloc stage"
|
|
|
|
default 0x10000000 if TFABOOT
|
|
|
|
default 0x40000000
|
|
|
|
help
|
|
|
|
Define the size of the DDR marked as cacheable in U-Boot
|
|
|
|
pre-reloc stage.
|
|
|
|
This option can be useful to avoid speculatif access
|
|
|
|
to secured area of DDR used by TF-A or OP-TEE before U-Boot
|
|
|
|
initialization.
|
|
|
|
The areas marked "no-map" in device tree should be located
|
|
|
|
before this limit: STM32_DDR_BASE + DDR_CACHEABLE_SIZE.
|
|
|
|
|
2018-03-20 09:54:54 +00:00
|
|
|
config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_MMC2
|
|
|
|
hex "Partition on MMC2 to use to load U-Boot from"
|
|
|
|
depends on SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION
|
|
|
|
default 1
|
|
|
|
help
|
|
|
|
Partition on the second MMC to load U-Boot from when the MMC is being
|
|
|
|
used in raw mode
|
|
|
|
|
2019-07-05 15:20:15 +00:00
|
|
|
config STM32_ETZPC
|
|
|
|
bool "STM32 Extended TrustZone Protection"
|
2020-03-10 15:05:43 +00:00
|
|
|
depends on STM32MP15x
|
2019-07-05 15:20:15 +00:00
|
|
|
default y
|
|
|
|
help
|
|
|
|
Say y to enable STM32 Extended TrustZone Protection
|
|
|
|
|
2021-07-29 16:47:17 +00:00
|
|
|
config STM32_ECDSA_VERIFY
|
|
|
|
bool "STM32 ECDSA verification via the ROM API"
|
|
|
|
depends on SPL_ECDSA_VERIFY
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
Say y to enable the uclass driver for ECDSA verification using the
|
|
|
|
ROM API provided on STM32MP.
|
|
|
|
The ROM API is only available during SPL for now.
|
|
|
|
|
2019-07-05 15:20:17 +00:00
|
|
|
config CMD_STM32KEY
|
|
|
|
bool "command stm32key to fuse public key hash"
|
|
|
|
help
|
|
|
|
fuse public key hash in corresponding fuse used to authenticate
|
|
|
|
binary.
|
2021-06-28 12:55:57 +00:00
|
|
|
This command is used to evaluate the secure boot on stm32mp SOC,
|
|
|
|
it is deactivated by default in real products.
|
2019-07-05 15:20:17 +00:00
|
|
|
|
2019-07-30 17:16:23 +00:00
|
|
|
config PRE_CON_BUF_ADDR
|
|
|
|
default 0xC02FF000
|
|
|
|
|
|
|
|
config PRE_CON_BUF_SZ
|
|
|
|
default 4096
|
|
|
|
|
2019-04-18 15:32:47 +00:00
|
|
|
config BOOTSTAGE_STASH_ADDR
|
|
|
|
default 0xC3000000
|
|
|
|
|
2019-04-18 15:32:45 +00:00
|
|
|
if BOOTCOUNT_LIMIT
|
|
|
|
config SYS_BOOTCOUNT_SINGLEWORD
|
|
|
|
default y
|
|
|
|
|
|
|
|
# TAMP_BOOTCOUNT = TAMP_BACKUP_REGISTER(21)
|
|
|
|
config SYS_BOOTCOUNT_ADDR
|
|
|
|
default 0x5C00A154
|
|
|
|
endif
|
|
|
|
|
2018-05-17 12:50:46 +00:00
|
|
|
if DEBUG_UART
|
|
|
|
|
|
|
|
config DEBUG_UART_BOARD_INIT
|
|
|
|
default y
|
|
|
|
|
|
|
|
# debug on UART4 by default
|
|
|
|
config DEBUG_UART_BASE
|
|
|
|
default 0x40010000
|
|
|
|
|
|
|
|
# clock source is HSI on reset
|
|
|
|
config DEBUG_UART_CLOCK
|
|
|
|
default 64000000
|
|
|
|
endif
|
|
|
|
|
2021-02-25 12:37:00 +00:00
|
|
|
source "arch/arm/mach-stm32mp/cmd_stm32prog/Kconfig"
|
2020-01-24 17:39:16 +00:00
|
|
|
source "board/dhelectronics/dh_stm32mp1/Kconfig"
|
2021-03-16 16:22:03 +00:00
|
|
|
source "board/engicam/stm32mp1/Kconfig"
|
|
|
|
source "board/st/stm32mp1/Kconfig"
|
2019-02-27 16:01:15 +00:00
|
|
|
|
2018-03-12 09:46:10 +00:00
|
|
|
endif
|