2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-05-07 13:34:08 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-11-14 19:57:34 +00:00
|
|
|
#include <cpu_func.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2016-02-01 09:40:56 +00:00
|
|
|
#include <pci.h>
|
2016-05-23 02:37:17 +00:00
|
|
|
#include <qfw.h>
|
2015-06-03 01:20:06 +00:00
|
|
|
#include <asm/irq.h>
|
2015-05-07 13:34:08 +00:00
|
|
|
#include <asm/post.h>
|
|
|
|
#include <asm/processor.h>
|
2015-11-06 10:04:49 +00:00
|
|
|
#include <asm/arch/device.h>
|
|
|
|
#include <asm/arch/qemu.h>
|
|
|
|
|
|
|
|
static bool i440fx;
|
|
|
|
|
2016-05-23 02:37:15 +00:00
|
|
|
#ifdef CONFIG_QFW
|
|
|
|
|
2016-05-23 02:37:16 +00:00
|
|
|
/* on x86, the qfw registers are all IO ports */
|
2016-05-23 02:37:15 +00:00
|
|
|
#define FW_CONTROL_PORT 0x510
|
|
|
|
#define FW_DATA_PORT 0x511
|
|
|
|
#define FW_DMA_PORT_LOW 0x514
|
|
|
|
#define FW_DMA_PORT_HIGH 0x518
|
|
|
|
|
|
|
|
static void qemu_x86_fwcfg_read_entry_pio(uint16_t entry,
|
|
|
|
uint32_t size, void *address)
|
|
|
|
{
|
|
|
|
uint32_t i = 0;
|
|
|
|
uint8_t *data = address;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* writting FW_CFG_INVALID will cause read operation to resume at
|
|
|
|
* last offset, otherwise read will start at offset 0
|
2016-05-23 02:37:16 +00:00
|
|
|
*
|
|
|
|
* Note: on platform where the control register is IO port, the
|
|
|
|
* endianness is little endian.
|
2016-05-23 02:37:15 +00:00
|
|
|
*/
|
|
|
|
if (entry != FW_CFG_INVALID)
|
2016-05-23 02:37:16 +00:00
|
|
|
outw(cpu_to_le16(entry), FW_CONTROL_PORT);
|
|
|
|
|
|
|
|
/* the endianness of data register is string-preserving */
|
2016-05-23 02:37:15 +00:00
|
|
|
while (size--)
|
|
|
|
data[i++] = inb(FW_DATA_PORT);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void qemu_x86_fwcfg_read_entry_dma(struct fw_cfg_dma_access *dma)
|
|
|
|
{
|
2016-05-23 02:37:16 +00:00
|
|
|
/* the DMA address register is big endian */
|
2017-01-18 11:32:56 +00:00
|
|
|
outl(cpu_to_be32((uintptr_t)dma), FW_DMA_PORT_HIGH);
|
2016-05-23 02:37:15 +00:00
|
|
|
|
|
|
|
while (be32_to_cpu(dma->control) & ~FW_CFG_DMA_ERROR)
|
|
|
|
__asm__ __volatile__ ("pause");
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct fw_cfg_arch_ops fwcfg_x86_ops = {
|
|
|
|
.arch_read_pio = qemu_x86_fwcfg_read_entry_pio,
|
|
|
|
.arch_read_dma = qemu_x86_fwcfg_read_entry_dma
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2016-01-20 09:57:05 +00:00
|
|
|
static void enable_pm_piix(void)
|
|
|
|
{
|
|
|
|
u8 en;
|
|
|
|
u16 cmd;
|
|
|
|
|
|
|
|
/* Set the PM I/O base */
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config32(PIIX_PM, PMBA, CONFIG_ACPI_PM1_BASE | 1);
|
2016-01-20 09:57:05 +00:00
|
|
|
|
|
|
|
/* Enable access to the PM I/O space */
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_read_config16(PIIX_PM, PCI_COMMAND, &cmd);
|
2016-01-20 09:57:05 +00:00
|
|
|
cmd |= PCI_COMMAND_IO;
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config16(PIIX_PM, PCI_COMMAND, cmd);
|
2016-01-20 09:57:05 +00:00
|
|
|
|
|
|
|
/* PM I/O Space Enable (PMIOSE) */
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_read_config8(PIIX_PM, PMREGMISC, &en);
|
2016-01-20 09:57:05 +00:00
|
|
|
en |= PMIOSE;
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config8(PIIX_PM, PMREGMISC, en);
|
2016-01-20 09:57:05 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void enable_pm_ich9(void)
|
|
|
|
{
|
|
|
|
/* Set the PM I/O base */
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config32(ICH9_PM, PMBA, CONFIG_ACPI_PM1_BASE | 1);
|
2016-01-20 09:57:05 +00:00
|
|
|
}
|
|
|
|
|
2015-11-06 10:04:49 +00:00
|
|
|
static void qemu_chipset_init(void)
|
|
|
|
{
|
|
|
|
u16 device, xbcs;
|
|
|
|
int pam, i;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* i440FX and Q35 chipset have different PAM register offset, but with
|
|
|
|
* the same bitfield layout. Here we determine the offset based on its
|
|
|
|
* PCI device ID.
|
|
|
|
*/
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_read_config16(PCI_BDF(0, 0, 0), PCI_DEVICE_ID, &device);
|
2015-11-06 10:04:49 +00:00
|
|
|
i440fx = (device == PCI_DEVICE_ID_INTEL_82441);
|
|
|
|
pam = i440fx ? I440FX_PAM : Q35_PAM;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize Programmable Attribute Map (PAM) Registers
|
|
|
|
*
|
|
|
|
* Configure legacy segments C/D/E/F to system RAM
|
|
|
|
*/
|
|
|
|
for (i = 0; i < PAM_NUM; i++)
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config8(PCI_BDF(0, 0, 0), pam + i, PAM_RW);
|
2015-11-06 10:04:49 +00:00
|
|
|
|
|
|
|
if (i440fx) {
|
|
|
|
/*
|
|
|
|
* Enable legacy IDE I/O ports decode
|
|
|
|
*
|
|
|
|
* Note: QEMU always decode legacy IDE I/O port on PIIX chipset.
|
|
|
|
* However Linux ata_piix driver does sanity check on these two
|
|
|
|
* registers to see whether legacy ports decode is turned on.
|
|
|
|
* This is to make Linux ata_piix driver happy.
|
|
|
|
*/
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config16(PIIX_IDE, IDE0_TIM, IDE_DECODE_EN);
|
|
|
|
pci_write_config16(PIIX_IDE, IDE1_TIM, IDE_DECODE_EN);
|
2015-11-06 10:04:49 +00:00
|
|
|
|
|
|
|
/* Enable I/O APIC */
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_read_config16(PIIX_ISA, XBCS, &xbcs);
|
2015-11-06 10:04:49 +00:00
|
|
|
xbcs |= APIC_EN;
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config16(PIIX_ISA, XBCS, xbcs);
|
2016-01-20 09:57:05 +00:00
|
|
|
|
|
|
|
enable_pm_piix();
|
2015-11-06 10:04:49 +00:00
|
|
|
} else {
|
|
|
|
/* Configure PCIe ECAM base address */
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_write_config32(PCI_BDF(0, 0, 0), PCIEX_BAR,
|
|
|
|
CONFIG_PCIE_ECAM_BASE | BAR_EN);
|
2016-01-20 09:57:05 +00:00
|
|
|
|
|
|
|
enable_pm_ich9();
|
2015-11-06 10:04:49 +00:00
|
|
|
}
|
2016-01-07 09:32:00 +00:00
|
|
|
|
2016-05-23 02:37:14 +00:00
|
|
|
#ifdef CONFIG_QFW
|
2016-05-23 02:37:15 +00:00
|
|
|
qemu_fwcfg_init(&fwcfg_x86_ops);
|
2016-05-23 02:37:14 +00:00
|
|
|
#endif
|
2015-11-06 10:04:49 +00:00
|
|
|
}
|
2015-05-07 13:34:08 +00:00
|
|
|
|
2017-01-18 11:32:55 +00:00
|
|
|
#if !CONFIG_IS_ENABLED(SPL_X86_32BIT_INIT)
|
2015-05-07 13:34:08 +00:00
|
|
|
int arch_cpu_init(void)
|
|
|
|
{
|
|
|
|
post_code(POST_CPU_INIT);
|
|
|
|
|
2016-09-06 13:17:36 +00:00
|
|
|
return x86_cpu_init_f();
|
2015-05-07 13:34:08 +00:00
|
|
|
}
|
2017-03-28 16:27:30 +00:00
|
|
|
|
|
|
|
int checkcpu(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-05-07 13:34:08 +00:00
|
|
|
int print_cpuinfo(void)
|
|
|
|
{
|
|
|
|
post_code(POST_CPU_INFO);
|
|
|
|
return default_print_cpuinfo();
|
|
|
|
}
|
2015-08-04 18:34:03 +00:00
|
|
|
#endif
|
2015-05-07 13:34:08 +00:00
|
|
|
|
2015-11-06 10:04:49 +00:00
|
|
|
int arch_early_init_r(void)
|
|
|
|
{
|
|
|
|
qemu_chipset_init();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_GENERATE_MP_TABLE
|
|
|
|
int mp_determine_pci_dstirq(int bus, int dev, int func, int pirq)
|
|
|
|
{
|
|
|
|
u8 irq;
|
|
|
|
|
|
|
|
if (i440fx) {
|
|
|
|
/*
|
|
|
|
* Not like most x86 platforms, the PIRQ[A-D] on PIIX3 are not
|
|
|
|
* connected to I/O APIC INTPIN#16-19. Instead they are routed
|
|
|
|
* to an irq number controled by the PIRQ routing register.
|
|
|
|
*/
|
2016-02-01 09:40:56 +00:00
|
|
|
pci_read_config8(PCI_BDF(bus, dev, func),
|
|
|
|
PCI_INTERRUPT_LINE, &irq);
|
2015-11-06 10:04:49 +00:00
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* ICH9's PIRQ[A-H] are not consecutive numbers from 0 to 7.
|
|
|
|
* PIRQ[A-D] still maps to [0-3] but PIRQ[E-H] maps to [8-11].
|
|
|
|
*/
|
|
|
|
irq = pirq < 8 ? pirq + 16 : pirq + 12;
|
|
|
|
}
|
|
|
|
|
|
|
|
return irq;
|
|
|
|
}
|
|
|
|
#endif
|