2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2012-10-04 06:46:02 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 Altera Corporation <www.altera.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/io.h>
|
2019-02-19 00:07:21 +00:00
|
|
|
#include <asm/pl310.h>
|
2012-10-04 06:46:02 +00:00
|
|
|
#include <asm/u-boot.h>
|
|
|
|
#include <asm/utils.h>
|
|
|
|
#include <image.h>
|
|
|
|
#include <asm/arch/reset_manager.h>
|
|
|
|
#include <spl.h>
|
2013-09-11 16:24:48 +00:00
|
|
|
#include <asm/arch/system_manager.h>
|
2013-12-02 18:01:39 +00:00
|
|
|
#include <asm/arch/freeze_controller.h>
|
2014-07-22 09:28:35 +00:00
|
|
|
#include <asm/arch/clock_manager.h>
|
2017-12-05 07:58:08 +00:00
|
|
|
#include <asm/arch/misc.h>
|
2014-07-22 09:28:35 +00:00
|
|
|
#include <asm/arch/scan_manager.h>
|
2015-03-30 22:01:08 +00:00
|
|
|
#include <asm/arch/sdram.h>
|
2017-04-25 18:44:45 +00:00
|
|
|
#include <asm/sections.h>
|
2018-08-13 07:33:47 +00:00
|
|
|
#include <debug_uart.h>
|
2017-04-25 18:44:45 +00:00
|
|
|
#include <fdtdec.h>
|
|
|
|
#include <watchdog.h>
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2019-02-19 00:07:21 +00:00
|
|
|
static struct pl310_regs *const pl310 =
|
|
|
|
(struct pl310_regs *)CONFIG_SYS_PL310_BASE;
|
2017-04-25 18:44:45 +00:00
|
|
|
static const struct socfpga_system_manager *sysmgr_regs =
|
2015-07-21 14:11:16 +00:00
|
|
|
(struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
|
2015-07-09 03:15:40 +00:00
|
|
|
|
2015-07-09 03:36:23 +00:00
|
|
|
u32 spl_boot_device(void)
|
|
|
|
{
|
2015-07-21 14:11:16 +00:00
|
|
|
const u32 bsel = readl(&sysmgr_regs->bootinfo);
|
|
|
|
|
2017-04-25 18:44:45 +00:00
|
|
|
switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
|
2015-07-21 14:11:16 +00:00
|
|
|
case 0x1: /* FPGA (HPS2FPGA Bridge) */
|
|
|
|
return BOOT_DEVICE_RAM;
|
|
|
|
case 0x2: /* NAND Flash (1.8V) */
|
|
|
|
case 0x3: /* NAND Flash (3.0V) */
|
2015-12-20 03:00:42 +00:00
|
|
|
socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
|
2015-07-21 14:11:16 +00:00
|
|
|
return BOOT_DEVICE_NAND;
|
|
|
|
case 0x4: /* SD/MMC External Transceiver (1.8V) */
|
|
|
|
case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
|
|
|
|
socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
|
|
|
|
socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
|
|
|
|
return BOOT_DEVICE_MMC1;
|
|
|
|
case 0x6: /* QSPI Flash (1.8V) */
|
|
|
|
case 0x7: /* QSPI Flash (3.0V) */
|
|
|
|
socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
|
|
|
|
return BOOT_DEVICE_SPI;
|
|
|
|
default:
|
|
|
|
printf("Invalid boot device (bsel=%08x)!\n", bsel);
|
|
|
|
hang();
|
|
|
|
}
|
2015-07-09 22:04:23 +00:00
|
|
|
}
|
|
|
|
|
2018-05-23 16:17:27 +00:00
|
|
|
#ifdef CONFIG_SPL_MMC_SUPPORT
|
|
|
|
u32 spl_boot_mode(const u32 boot_device)
|
|
|
|
{
|
2019-01-23 06:20:05 +00:00
|
|
|
#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
|
2018-05-23 16:17:27 +00:00
|
|
|
return MMCSD_MODE_FS;
|
|
|
|
#else
|
|
|
|
return MMCSD_MODE_RAW;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2019-02-19 00:07:21 +00:00
|
|
|
static void socfpga_pl310_clear(void)
|
|
|
|
{
|
|
|
|
u32 mask = 0xff, ena = 0;
|
|
|
|
|
|
|
|
icache_enable();
|
|
|
|
|
|
|
|
/* Disable the L2 cache */
|
|
|
|
clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN);
|
|
|
|
|
|
|
|
writel(0x111, &pl310->pl310_tag_latency_ctrl);
|
|
|
|
writel(0x121, &pl310->pl310_data_latency_ctrl);
|
|
|
|
|
|
|
|
/* enable BRESP, instruction and data prefetch, full line of zeroes */
|
|
|
|
setbits_le32(&pl310->pl310_aux_ctrl,
|
|
|
|
L310_AUX_CTRL_DATA_PREFETCH_MASK |
|
|
|
|
L310_AUX_CTRL_INST_PREFETCH_MASK |
|
|
|
|
L310_SHARED_ATT_OVERRIDE_ENABLE);
|
|
|
|
|
|
|
|
/* Enable the L2 cache */
|
|
|
|
ena = readl(&pl310->pl310_ctrl);
|
|
|
|
ena |= L2X0_CTRL_EN;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Invalidate the PL310 L2 cache. Keep the invalidation code
|
|
|
|
* entirely in L1 I-cache to avoid any bus traffic through
|
|
|
|
* the L2.
|
|
|
|
*/
|
|
|
|
asm volatile(
|
|
|
|
".align 5 \n"
|
|
|
|
" b 3f \n"
|
|
|
|
"1: str %1, [%4] \n"
|
|
|
|
" dsb \n"
|
|
|
|
" isb \n"
|
|
|
|
" str %0, [%2] \n"
|
|
|
|
" dsb \n"
|
|
|
|
" isb \n"
|
|
|
|
"2: ldr %0, [%2] \n"
|
|
|
|
" cmp %0, #0 \n"
|
|
|
|
" bne 2b \n"
|
|
|
|
" str %0, [%3] \n"
|
|
|
|
" dsb \n"
|
|
|
|
" isb \n"
|
|
|
|
" b 4f \n"
|
|
|
|
"3: b 1b \n"
|
|
|
|
"4: nop \n"
|
|
|
|
: "+r"(mask), "+r"(ena)
|
|
|
|
: "r"(&pl310->pl310_inv_way),
|
|
|
|
"r"(&pl310->pl310_cache_sync), "r"(&pl310->pl310_ctrl)
|
|
|
|
: "memory", "cc");
|
|
|
|
|
|
|
|
/* Disable the L2 cache */
|
|
|
|
clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN);
|
|
|
|
}
|
|
|
|
|
2015-04-15 21:44:32 +00:00
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
2015-07-09 03:36:23 +00:00
|
|
|
const struct cm_config *cm_default_cfg = cm_get_default_config();
|
|
|
|
unsigned long sdram_size;
|
2015-04-15 21:44:32 +00:00
|
|
|
unsigned long reg;
|
2018-08-13 07:33:44 +00:00
|
|
|
int ret;
|
2015-07-09 03:36:23 +00:00
|
|
|
|
2015-04-15 21:44:32 +00:00
|
|
|
/*
|
|
|
|
* First C code to run. Clear fake OCRAM ECC first as SBE
|
|
|
|
* and DBE might triggered during power on
|
|
|
|
*/
|
|
|
|
reg = readl(&sysmgr_regs->eccgrp_ocram);
|
|
|
|
if (reg & SYSMGR_ECC_OCRAM_SERR)
|
|
|
|
writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
|
|
|
|
&sysmgr_regs->eccgrp_ocram);
|
|
|
|
if (reg & SYSMGR_ECC_OCRAM_DERR)
|
|
|
|
writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
|
|
|
|
&sysmgr_regs->eccgrp_ocram);
|
|
|
|
|
|
|
|
memset(__bss_start, 0, __bss_end - __bss_start);
|
|
|
|
|
2018-08-13 19:34:35 +00:00
|
|
|
socfpga_sdram_remap_zero();
|
2019-02-19 00:07:21 +00:00
|
|
|
socfpga_pl310_clear();
|
2015-04-15 21:44:32 +00:00
|
|
|
|
2013-12-02 18:01:39 +00:00
|
|
|
debug("Freezing all I/O banks\n");
|
|
|
|
/* freeze all IO banks */
|
|
|
|
sys_mgr_frzctrl_freeze_req();
|
|
|
|
|
2015-07-09 03:21:02 +00:00
|
|
|
/* Put everything into reset but L4WD0. */
|
|
|
|
socfpga_per_reset_all();
|
2018-10-10 12:55:23 +00:00
|
|
|
|
|
|
|
if (!socfpga_is_booting_from_fpga()) {
|
|
|
|
/* Put FPGA bridges into reset too. */
|
|
|
|
socfpga_bridges_reset(1);
|
|
|
|
}
|
2015-07-09 03:21:02 +00:00
|
|
|
|
2015-07-09 00:51:56 +00:00
|
|
|
socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
|
|
|
|
socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
|
|
|
|
socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
|
2015-03-30 22:01:05 +00:00
|
|
|
|
2015-03-30 22:01:06 +00:00
|
|
|
timer_init();
|
|
|
|
|
2014-03-05 04:13:53 +00:00
|
|
|
debug("Reconfigure Clock Manager\n");
|
|
|
|
/* reconfigure the PLLs */
|
2017-04-25 18:44:33 +00:00
|
|
|
if (cm_basic_init(cm_default_cfg))
|
|
|
|
hang();
|
2014-03-05 04:13:53 +00:00
|
|
|
|
2015-03-30 22:01:07 +00:00
|
|
|
/* Enable bootrom to configure IOs. */
|
2015-07-09 02:40:11 +00:00
|
|
|
sysmgr_config_warmrstcfgio(1);
|
2015-03-30 22:01:07 +00:00
|
|
|
|
2014-06-10 06:17:42 +00:00
|
|
|
/* configure the IOCSR / IO buffer settings */
|
|
|
|
if (scan_mgr_configure_iocsr())
|
|
|
|
hang();
|
|
|
|
|
2015-07-09 02:48:56 +00:00
|
|
|
sysmgr_config_warmrstcfgio(0);
|
|
|
|
|
2013-09-11 16:24:48 +00:00
|
|
|
/* configure the pin muxing through system manager */
|
2015-07-09 02:48:56 +00:00
|
|
|
sysmgr_config_warmrstcfgio(1);
|
2013-09-11 16:24:48 +00:00
|
|
|
sysmgr_pinmux_init();
|
2015-07-09 02:48:56 +00:00
|
|
|
sysmgr_config_warmrstcfgio(0);
|
|
|
|
|
2015-07-09 03:21:02 +00:00
|
|
|
/* De-assert reset for peripherals and bridges based on handoff */
|
2012-10-04 06:46:02 +00:00
|
|
|
reset_deassert_peripherals_handoff();
|
2015-07-09 03:21:02 +00:00
|
|
|
socfpga_bridges_reset(0);
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2013-12-02 18:01:39 +00:00
|
|
|
debug("Unfreezing/Thaw all I/O banks\n");
|
|
|
|
/* unfreeze / thaw all IO banks */
|
|
|
|
sys_mgr_frzctrl_thaw_req();
|
|
|
|
|
2018-08-13 07:33:47 +00:00
|
|
|
#ifdef CONFIG_DEBUG_UART
|
|
|
|
socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
|
|
|
|
debug_uart_init();
|
|
|
|
#endif
|
|
|
|
|
2018-08-13 07:33:44 +00:00
|
|
|
ret = spl_early_init();
|
|
|
|
if (ret) {
|
|
|
|
debug("spl_early_init() failed: %d\n", ret);
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
2012-10-04 06:46:02 +00:00
|
|
|
/* enable console uart printing */
|
|
|
|
preloader_console_init();
|
2015-03-30 22:01:08 +00:00
|
|
|
|
|
|
|
if (sdram_mmr_init_full(0xffffffff) != 0) {
|
|
|
|
puts("SDRAM init failed.\n");
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
|
|
|
debug("SDRAM: Calibrating PHY\n");
|
|
|
|
/* SDRAM calibration */
|
|
|
|
if (sdram_calibration_full() == 0) {
|
|
|
|
puts("SDRAM calibration failed.\n");
|
|
|
|
hang();
|
|
|
|
}
|
2015-03-30 22:01:09 +00:00
|
|
|
|
|
|
|
sdram_size = sdram_calculate_size();
|
|
|
|
debug("SDRAM: %ld MiB\n", sdram_size >> 20);
|
2015-03-30 22:01:15 +00:00
|
|
|
|
|
|
|
/* Sanity check ensure correct SDRAM size specified */
|
|
|
|
if (get_ram_size(0, sdram_size) != sdram_size) {
|
|
|
|
puts("SDRAM size check failed!\n");
|
|
|
|
hang();
|
|
|
|
}
|
2015-07-09 03:21:02 +00:00
|
|
|
|
2018-10-10 12:55:23 +00:00
|
|
|
if (!socfpga_is_booting_from_fpga())
|
|
|
|
socfpga_bridges_reset(1);
|
2012-10-04 06:46:02 +00:00
|
|
|
}
|