2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-10-30 21:47:16 +00:00
|
|
|
/*
|
2011-01-07 05:42:19 +00:00
|
|
|
* Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
|
2008-10-30 21:47:16 +00:00
|
|
|
* Andy Fleming
|
|
|
|
*
|
|
|
|
* Based vaguely on the pxa mmc code:
|
|
|
|
* (C) Copyright 2003
|
|
|
|
* Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <config.h>
|
|
|
|
#include <common.h>
|
|
|
|
#include <command.h>
|
2018-10-18 12:28:35 +00:00
|
|
|
#include <clk.h>
|
2016-07-19 07:33:36 +00:00
|
|
|
#include <errno.h>
|
2009-06-09 20:25:29 +00:00
|
|
|
#include <hwconfig.h>
|
2008-10-30 21:47:16 +00:00
|
|
|
#include <mmc.h>
|
|
|
|
#include <part.h>
|
2017-06-12 09:50:54 +00:00
|
|
|
#include <power/regulator.h>
|
2008-10-30 21:47:16 +00:00
|
|
|
#include <malloc.h>
|
|
|
|
#include <fsl_esdhc.h>
|
2009-06-09 20:25:29 +00:00
|
|
|
#include <fdt_support.h>
|
2008-10-30 21:47:16 +00:00
|
|
|
#include <asm/io.h>
|
2016-03-25 06:16:56 +00:00
|
|
|
#include <dm.h>
|
|
|
|
#include <asm-generic/gpio.h>
|
2018-01-21 11:00:24 +00:00
|
|
|
#include <dm/pinctrl.h>
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2014-11-04 07:35:49 +00:00
|
|
|
#define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
|
|
|
|
IRQSTATEN_CINT | \
|
|
|
|
IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
|
|
|
|
IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
|
|
|
|
IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
|
|
|
|
IRQSTATEN_DINT)
|
2018-01-21 11:00:24 +00:00
|
|
|
#define MAX_TUNING_LOOP 40
|
2014-11-04 07:35:49 +00:00
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
struct fsl_esdhc {
|
2013-10-30 03:37:55 +00:00
|
|
|
uint dsaddr; /* SDMA system address register */
|
|
|
|
uint blkattr; /* Block attributes register */
|
|
|
|
uint cmdarg; /* Command argument register */
|
|
|
|
uint xfertyp; /* Transfer type register */
|
|
|
|
uint cmdrsp0; /* Command response 0 register */
|
|
|
|
uint cmdrsp1; /* Command response 1 register */
|
|
|
|
uint cmdrsp2; /* Command response 2 register */
|
|
|
|
uint cmdrsp3; /* Command response 3 register */
|
|
|
|
uint datport; /* Buffer data port register */
|
|
|
|
uint prsstat; /* Present state register */
|
|
|
|
uint proctl; /* Protocol control register */
|
|
|
|
uint sysctl; /* System Control Register */
|
|
|
|
uint irqstat; /* Interrupt status register */
|
|
|
|
uint irqstaten; /* Interrupt status enable register */
|
|
|
|
uint irqsigen; /* Interrupt signal enable register */
|
|
|
|
uint autoc12err; /* Auto CMD error status register */
|
|
|
|
uint hostcapblt; /* Host controller capabilities register */
|
|
|
|
uint wml; /* Watermark level register */
|
|
|
|
uint mixctrl; /* For USDHC */
|
|
|
|
char reserved1[4]; /* reserved */
|
|
|
|
uint fevt; /* Force event register */
|
|
|
|
uint admaes; /* ADMA error status register */
|
|
|
|
uint adsaddr; /* ADMA system address register */
|
2016-06-15 02:53:00 +00:00
|
|
|
char reserved2[4];
|
|
|
|
uint dllctrl;
|
|
|
|
uint dllstat;
|
|
|
|
uint clktunectrlstatus;
|
2018-01-21 11:00:22 +00:00
|
|
|
char reserved3[4];
|
|
|
|
uint strobe_dllctrl;
|
|
|
|
uint strobe_dllstat;
|
|
|
|
char reserved4[72];
|
2016-06-15 02:53:00 +00:00
|
|
|
uint vendorspec;
|
|
|
|
uint mmcboot;
|
|
|
|
uint vendorspec2;
|
2018-01-21 11:00:22 +00:00
|
|
|
uint tuning_ctrl; /* on i.MX6/7/8 */
|
|
|
|
char reserved5[44];
|
2013-10-30 03:37:55 +00:00
|
|
|
uint hostver; /* Host controller version register */
|
2015-02-17 12:42:43 +00:00
|
|
|
char reserved6[4]; /* reserved */
|
2018-01-21 11:00:22 +00:00
|
|
|
uint dmaerraddr; /* DMA error address register */
|
2016-06-15 02:53:00 +00:00
|
|
|
char reserved7[4]; /* reserved */
|
2018-01-21 11:00:22 +00:00
|
|
|
uint dmaerrattr; /* DMA error attribute register */
|
|
|
|
char reserved8[4]; /* reserved */
|
2013-10-30 03:37:55 +00:00
|
|
|
uint hostcapblt2; /* Host controller capabilities register 2 */
|
2018-01-21 11:00:22 +00:00
|
|
|
char reserved9[8]; /* reserved */
|
2013-10-30 03:37:55 +00:00
|
|
|
uint tcr; /* Tuning control register */
|
2018-01-21 11:00:22 +00:00
|
|
|
char reserved10[28]; /* reserved */
|
2013-10-30 03:37:55 +00:00
|
|
|
uint sddirctl; /* SD direction control register */
|
2018-01-21 11:00:22 +00:00
|
|
|
char reserved11[712];/* reserved */
|
2013-10-30 03:37:55 +00:00
|
|
|
uint scr; /* eSDHC control register */
|
2008-10-30 21:47:16 +00:00
|
|
|
};
|
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
struct fsl_esdhc_plat {
|
|
|
|
struct mmc_config cfg;
|
|
|
|
struct mmc mmc;
|
|
|
|
};
|
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
struct esdhc_soc_data {
|
|
|
|
u32 flags;
|
|
|
|
u32 caps;
|
|
|
|
};
|
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
/**
|
|
|
|
* struct fsl_esdhc_priv
|
|
|
|
*
|
|
|
|
* @esdhc_regs: registers of the sdhc controller
|
|
|
|
* @sdhc_clk: Current clk of the sdhc controller
|
|
|
|
* @bus_width: bus width, 1bit, 4bit or 8bit
|
|
|
|
* @cfg: mmc config
|
|
|
|
* @mmc: mmc
|
|
|
|
* Following is used when Driver Model is enabled for MMC
|
|
|
|
* @dev: pointer for the device
|
|
|
|
* @non_removable: 0: removable; 1: non-removable
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
* @wp_enable: 1: enable checking wp; 0: no check
|
2017-06-12 09:50:53 +00:00
|
|
|
* @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
|
2018-01-21 11:00:24 +00:00
|
|
|
* @flags: ESDHC_FLAG_xx in include/fsl_esdhc.h
|
|
|
|
* @caps: controller capabilities
|
|
|
|
* @tuning_step: tuning step setting in tuning_ctrl register
|
|
|
|
* @start_tuning_tap: the start point for tuning in tuning_ctrl register
|
|
|
|
* @strobe_dll_delay_target: settings in strobe_dllctrl
|
|
|
|
* @signal_voltage: indicating the current voltage
|
2016-03-25 06:16:56 +00:00
|
|
|
* @cd_gpio: gpio for card detection
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
* @wp_gpio: gpio for write protection
|
2016-03-25 06:16:56 +00:00
|
|
|
*/
|
|
|
|
struct fsl_esdhc_priv {
|
|
|
|
struct fsl_esdhc *esdhc_regs;
|
|
|
|
unsigned int sdhc_clk;
|
2018-10-18 12:28:35 +00:00
|
|
|
struct clk per_clk;
|
2018-01-21 11:00:24 +00:00
|
|
|
unsigned int clock;
|
|
|
|
unsigned int mode;
|
2016-03-25 06:16:56 +00:00
|
|
|
unsigned int bus_width;
|
2017-07-29 17:35:24 +00:00
|
|
|
#if !CONFIG_IS_ENABLED(BLK)
|
2016-03-25 06:16:56 +00:00
|
|
|
struct mmc *mmc;
|
2017-07-29 17:35:24 +00:00
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
struct udevice *dev;
|
|
|
|
int non_removable;
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
int wp_enable;
|
2017-06-12 09:50:53 +00:00
|
|
|
int vs18_enable;
|
2018-01-21 11:00:24 +00:00
|
|
|
u32 flags;
|
|
|
|
u32 caps;
|
|
|
|
u32 tuning_step;
|
|
|
|
u32 tuning_start_tap;
|
|
|
|
u32 strobe_dll_delay_target;
|
|
|
|
u32 signal_voltage;
|
|
|
|
#if IS_ENABLED(CONFIG_DM_REGULATOR)
|
|
|
|
struct udevice *vqmmc_dev;
|
|
|
|
struct udevice *vmmc_dev;
|
|
|
|
#endif
|
2016-12-07 03:54:30 +00:00
|
|
|
#ifdef CONFIG_DM_GPIO
|
2016-03-25 06:16:56 +00:00
|
|
|
struct gpio_desc cd_gpio;
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
struct gpio_desc wp_gpio;
|
2016-12-07 03:54:30 +00:00
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
};
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
/* Return the XFERTYP flags for a given command and data packet */
|
2012-10-29 13:34:44 +00:00
|
|
|
static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
|
2008-10-30 21:47:16 +00:00
|
|
|
{
|
|
|
|
uint xfertyp = 0;
|
|
|
|
|
|
|
|
if (data) {
|
2009-10-05 10:11:58 +00:00
|
|
|
xfertyp |= XFERTYP_DPSEL;
|
|
|
|
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
|
|
|
|
xfertyp |= XFERTYP_DMAEN;
|
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
if (data->blocks > 1) {
|
|
|
|
xfertyp |= XFERTYP_MSBSEL;
|
|
|
|
xfertyp |= XFERTYP_BCEN;
|
2011-01-07 05:42:19 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
xfertyp |= XFERTYP_AC12EN;
|
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if (data->flags & MMC_DATA_READ)
|
|
|
|
xfertyp |= XFERTYP_DTDSEL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cmd->resp_type & MMC_RSP_CRC)
|
|
|
|
xfertyp |= XFERTYP_CCCEN;
|
|
|
|
if (cmd->resp_type & MMC_RSP_OPCODE)
|
|
|
|
xfertyp |= XFERTYP_CICEN;
|
|
|
|
if (cmd->resp_type & MMC_RSP_136)
|
|
|
|
xfertyp |= XFERTYP_RSPTYP_136;
|
|
|
|
else if (cmd->resp_type & MMC_RSP_BUSY)
|
|
|
|
xfertyp |= XFERTYP_RSPTYP_48_BUSY;
|
|
|
|
else if (cmd->resp_type & MMC_RSP_PRESENT)
|
|
|
|
xfertyp |= XFERTYP_RSPTYP_48;
|
|
|
|
|
fsl_esdhc: Fix multi-block read restriction on i.MX53 eSDHCv2
For freescale i.MX53 eSDHCv2, when using CMD12, cmdtype need
to be set to ABORT, otherwise, next read command will hang.
This is a software Software Restrictions in i.MX53 reference manual:
29.7.8 Multi-block Read
For pre-defined multi-block read operation, that is,the number of blocks
to read has been defined by previous CMD23 for MMC, or pre-defined number
of blocks in CMD53 for SDIO/SDCombo,or whatever multi-block read without
abort command at card side, an abort command, either automatic or manual
CMD12/CMD52, is still required by ESDHC after the pre-defined number of
blocks are done, to drive the internal state machine to idle mode. In this
case, the card may not respond to this extra abort command and ESDHC will
get Response Timeout. It is recommended to manually send an abort command
with RSPTYP[1:0] both bits cleared.
Signed-off-by: Jason Liu <jason.hui@linaro.org>
2011-03-22 01:32:31 +00:00
|
|
|
if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
|
|
|
|
xfertyp |= XFERTYP_CMDTYP_ABORT;
|
2016-01-21 09:33:19 +00:00
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
|
|
|
|
}
|
|
|
|
|
2009-10-05 10:11:58 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
|
|
|
|
/*
|
|
|
|
* PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
|
|
|
|
*/
|
2017-07-29 17:35:17 +00:00
|
|
|
static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
|
|
|
|
struct mmc_data *data)
|
2009-10-05 10:11:58 +00:00
|
|
|
{
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2009-10-05 10:11:58 +00:00
|
|
|
uint blocks;
|
|
|
|
char *buffer;
|
|
|
|
uint databuf;
|
|
|
|
uint size;
|
|
|
|
uint irqstat;
|
2017-10-29 21:08:58 +00:00
|
|
|
ulong start;
|
2009-10-05 10:11:58 +00:00
|
|
|
|
|
|
|
if (data->flags & MMC_DATA_READ) {
|
|
|
|
blocks = data->blocks;
|
|
|
|
buffer = data->dest;
|
|
|
|
while (blocks) {
|
2017-10-29 21:08:58 +00:00
|
|
|
start = get_timer(0);
|
2009-10-05 10:11:58 +00:00
|
|
|
size = data->blocksize;
|
|
|
|
irqstat = esdhc_read32(®s->irqstat);
|
2017-10-29 21:08:58 +00:00
|
|
|
while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN)) {
|
|
|
|
if (get_timer(start) > PIO_TIMEOUT) {
|
|
|
|
printf("\nData Read Failed in PIO Mode.");
|
|
|
|
return;
|
|
|
|
}
|
2009-10-05 10:11:58 +00:00
|
|
|
}
|
|
|
|
while (size && (!(irqstat & IRQSTAT_TC))) {
|
|
|
|
udelay(100); /* Wait before last byte transfer complete */
|
|
|
|
irqstat = esdhc_read32(®s->irqstat);
|
|
|
|
databuf = in_le32(®s->datport);
|
|
|
|
*((uint *)buffer) = databuf;
|
|
|
|
buffer += 4;
|
|
|
|
size -= 4;
|
|
|
|
}
|
|
|
|
blocks--;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
blocks = data->blocks;
|
2010-05-09 21:52:59 +00:00
|
|
|
buffer = (char *)data->src;
|
2009-10-05 10:11:58 +00:00
|
|
|
while (blocks) {
|
2017-10-29 21:08:58 +00:00
|
|
|
start = get_timer(0);
|
2009-10-05 10:11:58 +00:00
|
|
|
size = data->blocksize;
|
|
|
|
irqstat = esdhc_read32(®s->irqstat);
|
2017-10-29 21:08:58 +00:00
|
|
|
while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN)) {
|
|
|
|
if (get_timer(start) > PIO_TIMEOUT) {
|
|
|
|
printf("\nData Write Failed in PIO Mode.");
|
|
|
|
return;
|
|
|
|
}
|
2009-10-05 10:11:58 +00:00
|
|
|
}
|
|
|
|
while (size && (!(irqstat & IRQSTAT_TC))) {
|
|
|
|
udelay(100); /* Wait before last byte transfer complete */
|
|
|
|
databuf = *((uint *)buffer);
|
|
|
|
buffer += 4;
|
|
|
|
size -= 4;
|
|
|
|
irqstat = esdhc_read32(®s->irqstat);
|
|
|
|
out_le32(®s->datport, databuf);
|
|
|
|
}
|
|
|
|
blocks--;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-07-29 17:35:17 +00:00
|
|
|
static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
|
|
|
|
struct mmc_data *data)
|
2008-10-30 21:47:16 +00:00
|
|
|
{
|
|
|
|
int timeout;
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2018-01-10 05:20:40 +00:00
|
|
|
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
|
2018-11-20 10:19:25 +00:00
|
|
|
defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
|
2015-03-21 02:28:31 +00:00
|
|
|
dma_addr_t addr;
|
|
|
|
#endif
|
2010-05-09 21:52:59 +00:00
|
|
|
uint wml_value;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
wml_value = data->blocksize/4;
|
|
|
|
|
|
|
|
if (data->flags & MMC_DATA_READ) {
|
2011-02-09 03:54:10 +00:00
|
|
|
if (wml_value > WML_RD_WML_MAX)
|
|
|
|
wml_value = WML_RD_WML_MAX_VAL;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2010-02-09 10:23:33 +00:00
|
|
|
esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value);
|
2014-02-20 10:00:57 +00:00
|
|
|
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
|
2018-01-10 05:20:40 +00:00
|
|
|
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
|
2018-11-20 10:19:25 +00:00
|
|
|
defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
|
2015-03-21 02:28:31 +00:00
|
|
|
addr = virt_to_phys((void *)(data->dest));
|
|
|
|
if (upper_32_bits(addr))
|
|
|
|
printf("Error found for upper 32 bits\n");
|
|
|
|
else
|
|
|
|
esdhc_write32(®s->dsaddr, lower_32_bits(addr));
|
|
|
|
#else
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->dsaddr, (u32)data->dest);
|
2015-03-21 02:28:31 +00:00
|
|
|
#endif
|
2014-02-20 10:00:57 +00:00
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
} else {
|
2014-02-20 10:00:57 +00:00
|
|
|
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
|
2012-04-25 14:28:48 +00:00
|
|
|
flush_dcache_range((ulong)data->src,
|
|
|
|
(ulong)data->src+data->blocks
|
|
|
|
*data->blocksize);
|
2014-02-20 10:00:57 +00:00
|
|
|
#endif
|
2011-02-09 03:54:10 +00:00
|
|
|
if (wml_value > WML_WR_WML_MAX)
|
|
|
|
wml_value = WML_WR_WML_MAX_VAL;
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
if (priv->wp_enable) {
|
|
|
|
if ((esdhc_read32(®s->prsstat) &
|
|
|
|
PRSSTAT_WPSPL) == 0) {
|
|
|
|
printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
}
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
2010-02-09 10:23:33 +00:00
|
|
|
|
|
|
|
esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK,
|
|
|
|
wml_value << 16);
|
2014-02-20 10:00:57 +00:00
|
|
|
#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
|
2018-01-10 05:20:40 +00:00
|
|
|
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
|
2018-11-20 10:19:25 +00:00
|
|
|
defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
|
2015-03-21 02:28:31 +00:00
|
|
|
addr = virt_to_phys((void *)(data->src));
|
|
|
|
if (upper_32_bits(addr))
|
|
|
|
printf("Error found for upper 32 bits\n");
|
|
|
|
else
|
|
|
|
esdhc_write32(®s->dsaddr, lower_32_bits(addr));
|
|
|
|
#else
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->dsaddr, (u32)data->src);
|
2015-03-21 02:28:31 +00:00
|
|
|
#endif
|
2014-02-20 10:00:57 +00:00
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
/* Calculate the timeout period for data transactions */
|
2011-03-03 03:48:56 +00:00
|
|
|
/*
|
|
|
|
* 1)Timeout period = (2^(timeout+13)) SD Clock cycles
|
|
|
|
* 2)Timeout period should be minimum 0.250sec as per SD Card spec
|
|
|
|
* So, Number of SD Clock cycles for 0.25sec should be minimum
|
|
|
|
* (SD Clock/sec * 0.25 sec) SD Clock cycles
|
mmc: fsl_esdhc: fix calculation of timeout for data transactions
Calculation of the timeout value should be based on actual clock value,
written to controller registers. Since mmc->tran_speed is either the
maximum allowed speed, or the preliminary value, that is be not yet
set to registers, the actual timeout, taken by the controller, based
on its clock settings, may be much longer than expected, based on
mmc->tran_speed value. In particular it happens at early initialization
stage, when typical value of mmc->tran_speed is 20MHz or 26MHz, while
actual clock setting, configured in the controller, is 400kHz.
It's more correct to use mmc->clock value for timeout calculation instead.
Signed-off-by: Andrew Gabbasov <andrew_gabbasov@mentor.com>
Acked-by: Pantelis Antoniou <panto@antoniou-consulting.com>
2014-03-24 07:40:41 +00:00
|
|
|
* = (mmc->clock * 1/4) SD Clock cycles
|
2011-03-03 03:48:56 +00:00
|
|
|
* As 1) >= 2)
|
mmc: fsl_esdhc: fix calculation of timeout for data transactions
Calculation of the timeout value should be based on actual clock value,
written to controller registers. Since mmc->tran_speed is either the
maximum allowed speed, or the preliminary value, that is be not yet
set to registers, the actual timeout, taken by the controller, based
on its clock settings, may be much longer than expected, based on
mmc->tran_speed value. In particular it happens at early initialization
stage, when typical value of mmc->tran_speed is 20MHz or 26MHz, while
actual clock setting, configured in the controller, is 400kHz.
It's more correct to use mmc->clock value for timeout calculation instead.
Signed-off-by: Andrew Gabbasov <andrew_gabbasov@mentor.com>
Acked-by: Pantelis Antoniou <panto@antoniou-consulting.com>
2014-03-24 07:40:41 +00:00
|
|
|
* => (2^(timeout+13)) >= mmc->clock * 1/4
|
2011-03-03 03:48:56 +00:00
|
|
|
* Taking log2 both the sides
|
mmc: fsl_esdhc: fix calculation of timeout for data transactions
Calculation of the timeout value should be based on actual clock value,
written to controller registers. Since mmc->tran_speed is either the
maximum allowed speed, or the preliminary value, that is be not yet
set to registers, the actual timeout, taken by the controller, based
on its clock settings, may be much longer than expected, based on
mmc->tran_speed value. In particular it happens at early initialization
stage, when typical value of mmc->tran_speed is 20MHz or 26MHz, while
actual clock setting, configured in the controller, is 400kHz.
It's more correct to use mmc->clock value for timeout calculation instead.
Signed-off-by: Andrew Gabbasov <andrew_gabbasov@mentor.com>
Acked-by: Pantelis Antoniou <panto@antoniou-consulting.com>
2014-03-24 07:40:41 +00:00
|
|
|
* => timeout + 13 >= log2(mmc->clock/4)
|
2011-03-03 03:48:56 +00:00
|
|
|
* Rounding up to next power of 2
|
mmc: fsl_esdhc: fix calculation of timeout for data transactions
Calculation of the timeout value should be based on actual clock value,
written to controller registers. Since mmc->tran_speed is either the
maximum allowed speed, or the preliminary value, that is be not yet
set to registers, the actual timeout, taken by the controller, based
on its clock settings, may be much longer than expected, based on
mmc->tran_speed value. In particular it happens at early initialization
stage, when typical value of mmc->tran_speed is 20MHz or 26MHz, while
actual clock setting, configured in the controller, is 400kHz.
It's more correct to use mmc->clock value for timeout calculation instead.
Signed-off-by: Andrew Gabbasov <andrew_gabbasov@mentor.com>
Acked-by: Pantelis Antoniou <panto@antoniou-consulting.com>
2014-03-24 07:40:41 +00:00
|
|
|
* => timeout + 13 = log2(mmc->clock/4) + 1
|
|
|
|
* => timeout + 13 = fls(mmc->clock/4)
|
2015-12-30 06:19:30 +00:00
|
|
|
*
|
|
|
|
* However, the MMC spec "It is strongly recommended for hosts to
|
|
|
|
* implement more than 500ms timeout value even if the card
|
|
|
|
* indicates the 250ms maximum busy length." Even the previous
|
|
|
|
* value of 300ms is known to be insufficient for some cards.
|
|
|
|
* So, we use
|
|
|
|
* => timeout + 13 = fls(mmc->clock/2)
|
2011-03-03 03:48:56 +00:00
|
|
|
*/
|
2015-12-30 06:19:30 +00:00
|
|
|
timeout = fls(mmc->clock/2);
|
2008-10-30 21:47:16 +00:00
|
|
|
timeout -= 13;
|
|
|
|
|
|
|
|
if (timeout > 14)
|
|
|
|
timeout = 14;
|
|
|
|
|
|
|
|
if (timeout < 0)
|
|
|
|
timeout = 0;
|
|
|
|
|
2011-01-29 21:36:10 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
|
|
|
|
if ((timeout == 4) || (timeout == 8) || (timeout == 12))
|
|
|
|
timeout++;
|
|
|
|
#endif
|
|
|
|
|
2014-03-18 09:04:23 +00:00
|
|
|
#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
|
|
|
|
timeout = 0xE;
|
|
|
|
#endif
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-04-25 14:28:48 +00:00
|
|
|
static void check_and_invalidate_dcache_range
|
|
|
|
(struct mmc_cmd *cmd,
|
|
|
|
struct mmc_data *data) {
|
2015-03-21 02:28:31 +00:00
|
|
|
unsigned start = 0;
|
2016-05-12 11:12:58 +00:00
|
|
|
unsigned end = 0;
|
2012-04-25 14:28:48 +00:00
|
|
|
unsigned size = roundup(ARCH_DMA_MINALIGN,
|
|
|
|
data->blocks*data->blocksize);
|
2018-01-10 05:20:40 +00:00
|
|
|
#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
|
2018-11-20 10:19:25 +00:00
|
|
|
defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
|
2015-03-21 02:28:31 +00:00
|
|
|
dma_addr_t addr;
|
|
|
|
|
|
|
|
addr = virt_to_phys((void *)(data->dest));
|
|
|
|
if (upper_32_bits(addr))
|
|
|
|
printf("Error found for upper 32 bits\n");
|
|
|
|
else
|
|
|
|
start = lower_32_bits(addr);
|
2016-05-12 11:12:58 +00:00
|
|
|
#else
|
|
|
|
start = (unsigned)data->dest;
|
2015-03-21 02:28:31 +00:00
|
|
|
#endif
|
2016-05-12 11:12:58 +00:00
|
|
|
end = start + size;
|
2012-04-25 14:28:48 +00:00
|
|
|
invalidate_dcache_range(start, end);
|
|
|
|
}
|
2014-05-23 13:19:05 +00:00
|
|
|
|
2019-01-19 09:40:38 +00:00
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
/*
|
|
|
|
* Swaps 32-bit words to little-endian byte order.
|
|
|
|
*/
|
|
|
|
static inline void sd_swap_dma_buff(struct mmc_data *data)
|
|
|
|
{
|
|
|
|
int i, size = data->blocksize >> 2;
|
|
|
|
u32 *buffer = (u32 *)data->dest;
|
|
|
|
u32 sw;
|
|
|
|
|
|
|
|
while (data->blocks--) {
|
|
|
|
for (i = 0; i < size; i++) {
|
|
|
|
sw = __sw32(*buffer);
|
|
|
|
*buffer++ = sw;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
/*
|
|
|
|
* Sends a command out on the bus. Takes the mmc pointer,
|
|
|
|
* a command pointer, and an optional data pointer.
|
|
|
|
*/
|
2017-07-29 17:35:18 +00:00
|
|
|
static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
|
|
|
|
struct mmc_cmd *cmd, struct mmc_data *data)
|
2008-10-30 21:47:16 +00:00
|
|
|
{
|
2014-03-24 07:41:06 +00:00
|
|
|
int err = 0;
|
2008-10-30 21:47:16 +00:00
|
|
|
uint xfertyp;
|
|
|
|
uint irqstat;
|
2018-01-21 11:00:24 +00:00
|
|
|
u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2018-11-19 12:31:53 +00:00
|
|
|
unsigned long start;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2011-01-07 05:42:19 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
|
|
|
|
if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->irqstat, -1);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
sync();
|
|
|
|
|
|
|
|
/* Wait for the bus to be idle */
|
2010-02-05 14:11:27 +00:00
|
|
|
while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) ||
|
|
|
|
(esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB))
|
|
|
|
;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA)
|
|
|
|
;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
/* Wait at least 8 SD clock cycles before the next command */
|
|
|
|
/*
|
|
|
|
* Note: This is way more than 8 cycles, but 1ms seems to
|
|
|
|
* resolve timing issues with some cards
|
|
|
|
*/
|
|
|
|
udelay(1000);
|
|
|
|
|
|
|
|
/* Set up for a data transfer if we have one */
|
|
|
|
if (data) {
|
2017-07-29 17:35:17 +00:00
|
|
|
err = esdhc_setup_data(priv, mmc, data);
|
2008-10-30 21:47:16 +00:00
|
|
|
if(err)
|
|
|
|
return err;
|
2015-06-25 02:32:26 +00:00
|
|
|
|
|
|
|
if (data->flags & MMC_DATA_READ)
|
|
|
|
check_and_invalidate_dcache_range(cmd, data);
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Figure out the transfer arguments */
|
|
|
|
xfertyp = esdhc_xfertyp(cmd, data);
|
|
|
|
|
fsl_esdhc: Do not clear interrupt status bits until data processed
After waiting for the command completion event, the interrupt status
bits, that occured to be set by that time, are cleared by writing them
back. It is supposed, that it should be command related bits (command
complete and may be command errors).
However, in some cases the DMA already completes by that time before
the full transaction completes. The corresponding DINT bit gets set
and then cleared before even entering the loop, waiting for data part
completion. That waiting loop never gets this bit set, causing the
operation to hang. This is reported to happen, for example, for write
operation of 1 sector to upper area (block #7400000) of SanDisk Ultra II
8GB card.
The solution could be to explicitly clear only command related interrupt
status bits. However, since subsequent processing does not rely on
any command bits state, it could be easier just to remove clearing
of any bits at that point, leaving them all until all data processing
completes. After that the whole register will be cleared at once.
Also, on occasion, interrupts masking moved to before writing the command,
just for the case there should be no chance of interrupt between the first
command and interrupts masking.
Reported-by: Dirk Behme <dirk.behme@de.bosch.com>
Signed-off-by: Andrew Gabbasov <andrew_gabbasov@mentor.com>
Acked-by: Dirk Behme <dirk.behme@de.bosch.com>
Signed-off-by: Andy Fleming <afleming@freescale.com>
2013-06-11 15:34:22 +00:00
|
|
|
/* Mask all irqs */
|
|
|
|
esdhc_write32(®s->irqsigen, 0);
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
/* Send the command */
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->cmdarg, cmd->cmdarg);
|
2011-11-25 00:18:04 +00:00
|
|
|
#if defined(CONFIG_FSL_USDHC)
|
|
|
|
esdhc_write32(®s->mixctrl,
|
2015-01-20 15:16:44 +00:00
|
|
|
(esdhc_read32(®s->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
|
|
|
|
| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
|
2011-11-25 00:18:04 +00:00
|
|
|
esdhc_write32(®s->xfertyp, xfertyp & 0xFFFF0000);
|
|
|
|
#else
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->xfertyp, xfertyp);
|
2011-11-25 00:18:04 +00:00
|
|
|
#endif
|
2012-03-26 03:13:05 +00:00
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
|
|
|
|
(cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200))
|
|
|
|
flags = IRQSTAT_BRR;
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
/* Wait for the command to complete */
|
2018-11-19 12:31:53 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while (!(esdhc_read32(®s->irqstat) & flags)) {
|
|
|
|
if (get_timer(start) > 1000) {
|
|
|
|
err = -ETIMEDOUT;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
irqstat = esdhc_read32(®s->irqstat);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2014-03-24 07:41:06 +00:00
|
|
|
if (irqstat & CMD_ERR) {
|
2016-07-19 07:33:36 +00:00
|
|
|
err = -ECOMM;
|
2014-03-24 07:41:06 +00:00
|
|
|
goto out;
|
2012-03-26 03:13:05 +00:00
|
|
|
}
|
|
|
|
|
2014-03-24 07:41:06 +00:00
|
|
|
if (irqstat & IRQSTAT_CTOE) {
|
2016-07-19 07:33:36 +00:00
|
|
|
err = -ETIMEDOUT;
|
2014-03-24 07:41:06 +00:00
|
|
|
goto out;
|
|
|
|
}
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2015-02-17 12:42:43 +00:00
|
|
|
/* Switch voltage to 1.8V if CMD11 succeeded */
|
|
|
|
if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
|
|
|
|
esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
|
|
|
|
|
|
|
|
printf("Run CMD11 1.8V switch\n");
|
|
|
|
/* Sleep for 5 ms - max time for card to switch to 1.8V */
|
|
|
|
udelay(5000);
|
|
|
|
}
|
|
|
|
|
2012-03-26 03:13:05 +00:00
|
|
|
/* Workaround for ESDHC errata ENGcm03648 */
|
|
|
|
if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
|
2015-04-15 02:13:12 +00:00
|
|
|
int timeout = 6000;
|
2012-03-26 03:13:05 +00:00
|
|
|
|
2015-04-15 02:13:12 +00:00
|
|
|
/* Poll on DATA0 line for cmd with busy signal for 600 ms */
|
2012-03-26 03:13:05 +00:00
|
|
|
while (timeout > 0 && !(esdhc_read32(®s->prsstat) &
|
|
|
|
PRSSTAT_DAT0)) {
|
|
|
|
udelay(100);
|
|
|
|
timeout--;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (timeout <= 0) {
|
|
|
|
printf("Timeout waiting for DAT0 to go high!\n");
|
2016-07-19 07:33:36 +00:00
|
|
|
err = -ETIMEDOUT;
|
2014-03-24 07:41:06 +00:00
|
|
|
goto out;
|
2012-03-26 03:13:05 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
/* Copy the response to the response buffer */
|
|
|
|
if (cmd->resp_type & MMC_RSP_136) {
|
|
|
|
u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
|
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
cmdrsp3 = esdhc_read32(®s->cmdrsp3);
|
|
|
|
cmdrsp2 = esdhc_read32(®s->cmdrsp2);
|
|
|
|
cmdrsp1 = esdhc_read32(®s->cmdrsp1);
|
|
|
|
cmdrsp0 = esdhc_read32(®s->cmdrsp0);
|
2009-04-05 08:00:56 +00:00
|
|
|
cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
|
|
|
|
cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
|
|
|
|
cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
|
|
|
|
cmd->response[3] = (cmdrsp0 << 8);
|
2008-10-30 21:47:16 +00:00
|
|
|
} else
|
2010-02-05 14:11:27 +00:00
|
|
|
cmd->response[0] = esdhc_read32(®s->cmdrsp0);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
/* Wait until all of the blocks are transferred */
|
|
|
|
if (data) {
|
2009-10-05 10:11:58 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
|
2017-07-29 17:35:17 +00:00
|
|
|
esdhc_pio_read_write(priv, data);
|
2009-10-05 10:11:58 +00:00
|
|
|
#else
|
2018-01-21 11:00:24 +00:00
|
|
|
flags = DATA_COMPLETE;
|
|
|
|
if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
|
|
|
|
(cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
|
|
|
|
flags = IRQSTAT_BRR;
|
|
|
|
}
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
do {
|
2010-02-05 14:11:27 +00:00
|
|
|
irqstat = esdhc_read32(®s->irqstat);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2014-03-24 07:41:06 +00:00
|
|
|
if (irqstat & IRQSTAT_DTOE) {
|
2016-07-19 07:33:36 +00:00
|
|
|
err = -ETIMEDOUT;
|
2014-03-24 07:41:06 +00:00
|
|
|
goto out;
|
|
|
|
}
|
2010-07-31 04:45:18 +00:00
|
|
|
|
2014-03-24 07:41:06 +00:00
|
|
|
if (irqstat & DATA_ERR) {
|
2016-07-19 07:33:36 +00:00
|
|
|
err = -ECOMM;
|
2014-03-24 07:41:06 +00:00
|
|
|
goto out;
|
|
|
|
}
|
2018-01-21 11:00:24 +00:00
|
|
|
} while ((irqstat & flags) != flags);
|
2014-02-20 10:00:57 +00:00
|
|
|
|
2015-06-25 02:32:26 +00:00
|
|
|
/*
|
|
|
|
* Need invalidate the dcache here again to avoid any
|
|
|
|
* cache-fill during the DMA operations such as the
|
|
|
|
* speculative pre-fetching etc.
|
|
|
|
*/
|
2019-01-19 09:40:38 +00:00
|
|
|
if (data->flags & MMC_DATA_READ) {
|
2013-04-03 12:31:56 +00:00
|
|
|
check_and_invalidate_dcache_range(cmd, data);
|
2019-01-19 09:40:38 +00:00
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
sd_swap_dma_buff(data);
|
|
|
|
#endif
|
|
|
|
}
|
2014-02-20 10:00:57 +00:00
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
2014-03-24 07:41:06 +00:00
|
|
|
out:
|
|
|
|
/* Reset CMD and DATA portions on error */
|
|
|
|
if (err) {
|
|
|
|
esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) |
|
|
|
|
SYSCTL_RSTC);
|
|
|
|
while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC)
|
|
|
|
;
|
|
|
|
|
|
|
|
if (data) {
|
|
|
|
esdhc_write32(®s->sysctl,
|
|
|
|
esdhc_read32(®s->sysctl) |
|
|
|
|
SYSCTL_RSTD);
|
|
|
|
while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD))
|
|
|
|
;
|
|
|
|
}
|
2015-02-17 12:42:43 +00:00
|
|
|
|
|
|
|
/* If this was CMD11, then notify that power cycle is needed */
|
|
|
|
if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
|
|
|
|
printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
|
2014-03-24 07:41:06 +00:00
|
|
|
}
|
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->irqstat, -1);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2014-03-24 07:41:06 +00:00
|
|
|
return err;
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:17 +00:00
|
|
|
static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
|
2008-10-30 21:47:16 +00:00
|
|
|
{
|
2018-01-16 21:44:18 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2017-05-03 09:59:03 +00:00
|
|
|
int div = 1;
|
|
|
|
#ifdef ARCH_MXC
|
2018-01-16 21:44:18 +00:00
|
|
|
#ifdef CONFIG_MX53
|
|
|
|
/* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
|
|
|
|
int pre_div = (regs == (struct fsl_esdhc *)MMC_SDHC3_BASE_ADDR) ? 2 : 1;
|
|
|
|
#else
|
2017-05-03 09:59:03 +00:00
|
|
|
int pre_div = 1;
|
2018-01-16 21:44:18 +00:00
|
|
|
#endif
|
2017-05-03 09:59:03 +00:00
|
|
|
#else
|
|
|
|
int pre_div = 2;
|
|
|
|
#endif
|
|
|
|
int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
|
2016-03-25 06:16:56 +00:00
|
|
|
int sdhc_clk = priv->sdhc_clk;
|
2008-10-30 21:47:16 +00:00
|
|
|
uint clk;
|
|
|
|
|
2014-03-11 17:34:20 +00:00
|
|
|
if (clock < mmc->cfg->f_min)
|
|
|
|
clock = mmc->cfg->f_min;
|
2010-02-05 14:11:27 +00:00
|
|
|
|
2017-05-03 09:59:03 +00:00
|
|
|
while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
|
|
|
|
pre_div *= 2;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2017-05-03 09:59:03 +00:00
|
|
|
while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
|
|
|
|
div++;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2017-05-03 09:59:03 +00:00
|
|
|
pre_div >>= 1;
|
2008-10-30 21:47:16 +00:00
|
|
|
div -= 1;
|
|
|
|
|
|
|
|
clk = (pre_div << 8) | (div << 4);
|
|
|
|
|
2015-12-04 19:32:48 +00:00
|
|
|
#ifdef CONFIG_FSL_USDHC
|
2016-06-15 02:53:01 +00:00
|
|
|
esdhc_clrbits32(®s->vendorspec, VENDORSPEC_CKEN);
|
2015-12-04 19:32:48 +00:00
|
|
|
#else
|
2010-03-18 20:51:05 +00:00
|
|
|
esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN);
|
2015-12-04 19:32:48 +00:00
|
|
|
#endif
|
2010-02-05 14:11:27 +00:00
|
|
|
|
|
|
|
esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
udelay(10000);
|
|
|
|
|
2015-12-04 19:32:48 +00:00
|
|
|
#ifdef CONFIG_FSL_USDHC
|
2016-06-15 02:53:01 +00:00
|
|
|
esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
|
2015-12-04 19:32:48 +00:00
|
|
|
#else
|
|
|
|
esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
|
|
|
|
#endif
|
2010-02-05 14:11:27 +00:00
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
priv->clock = clock;
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
2015-04-22 05:57:40 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
|
2017-07-29 17:35:17 +00:00
|
|
|
static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
|
2015-04-22 05:57:40 +00:00
|
|
|
{
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2015-04-22 05:57:40 +00:00
|
|
|
u32 value;
|
|
|
|
u32 time_out;
|
|
|
|
|
|
|
|
value = esdhc_read32(®s->sysctl);
|
|
|
|
|
|
|
|
if (enable)
|
|
|
|
value |= SYSCTL_CKEN;
|
|
|
|
else
|
|
|
|
value &= ~SYSCTL_CKEN;
|
|
|
|
|
|
|
|
esdhc_write32(®s->sysctl, value);
|
|
|
|
|
|
|
|
time_out = 20;
|
|
|
|
value = PRSSTAT_SDSTB;
|
|
|
|
while (!(esdhc_read32(®s->prsstat) & value)) {
|
|
|
|
if (time_out == 0) {
|
|
|
|
printf("fsl_esdhc: Internal clock never stabilised.\n");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
time_out--;
|
|
|
|
mdelay(1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
#ifdef MMC_SUPPORTS_TUNING
|
|
|
|
static int esdhc_change_pinstate(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(dev);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
switch (priv->mode) {
|
|
|
|
case UHS_SDR50:
|
|
|
|
case UHS_DDR50:
|
|
|
|
ret = pinctrl_select_state(dev, "state_100mhz");
|
|
|
|
break;
|
|
|
|
case UHS_SDR104:
|
|
|
|
case MMC_HS_200:
|
2018-08-10 06:07:55 +00:00
|
|
|
case MMC_HS_400:
|
2018-01-21 11:00:24 +00:00
|
|
|
ret = pinctrl_select_state(dev, "state_200mhz");
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
ret = pinctrl_select_state(dev, "default");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
printf("%s %d error\n", __func__, priv->mode);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void esdhc_reset_tuning(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
|
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
|
|
|
|
|
|
|
if (priv->flags & ESDHC_FLAG_USDHC) {
|
|
|
|
if (priv->flags & ESDHC_FLAG_STD_TUNING) {
|
|
|
|
esdhc_clrbits32(®s->autoc12err,
|
|
|
|
MIX_CTRL_SMPCLK_SEL |
|
|
|
|
MIX_CTRL_EXE_TUNE);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-08-10 06:07:55 +00:00
|
|
|
static void esdhc_set_strobe_dll(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
|
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
if (priv->clock > ESDHC_STROBE_DLL_CLK_FREQ) {
|
|
|
|
writel(ESDHC_STROBE_DLL_CTRL_RESET, ®s->strobe_dllctrl);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* enable strobe dll ctrl and adjust the delay target
|
|
|
|
* for the uSDHC loopback read clock
|
|
|
|
*/
|
|
|
|
val = ESDHC_STROBE_DLL_CTRL_ENABLE |
|
|
|
|
(priv->strobe_dll_delay_target <<
|
|
|
|
ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
|
|
|
|
writel(val, ®s->strobe_dllctrl);
|
|
|
|
/* wait 1us to make sure strobe dll status register stable */
|
|
|
|
mdelay(1);
|
|
|
|
val = readl(®s->strobe_dllstat);
|
|
|
|
if (!(val & ESDHC_STROBE_DLL_STS_REF_LOCK))
|
|
|
|
pr_warn("HS400 strobe DLL status REF not lock!\n");
|
|
|
|
if (!(val & ESDHC_STROBE_DLL_STS_SLV_LOCK))
|
|
|
|
pr_warn("HS400 strobe DLL status SLV not lock!\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
static int esdhc_set_timing(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
|
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
|
|
|
u32 mixctrl;
|
|
|
|
|
|
|
|
mixctrl = readl(®s->mixctrl);
|
|
|
|
mixctrl &= ~(MIX_CTRL_DDREN | MIX_CTRL_HS400_EN);
|
|
|
|
|
|
|
|
switch (mmc->selected_mode) {
|
|
|
|
case MMC_LEGACY:
|
|
|
|
case SD_LEGACY:
|
|
|
|
esdhc_reset_tuning(mmc);
|
2018-08-10 06:07:55 +00:00
|
|
|
writel(mixctrl, ®s->mixctrl);
|
|
|
|
break;
|
|
|
|
case MMC_HS_400:
|
|
|
|
mixctrl |= MIX_CTRL_DDREN | MIX_CTRL_HS400_EN;
|
|
|
|
writel(mixctrl, ®s->mixctrl);
|
|
|
|
esdhc_set_strobe_dll(mmc);
|
2018-01-21 11:00:24 +00:00
|
|
|
break;
|
|
|
|
case MMC_HS:
|
|
|
|
case MMC_HS_52:
|
|
|
|
case MMC_HS_200:
|
|
|
|
case SD_HS:
|
|
|
|
case UHS_SDR12:
|
|
|
|
case UHS_SDR25:
|
|
|
|
case UHS_SDR50:
|
|
|
|
case UHS_SDR104:
|
|
|
|
writel(mixctrl, ®s->mixctrl);
|
|
|
|
break;
|
|
|
|
case UHS_DDR50:
|
|
|
|
case MMC_DDR_52:
|
|
|
|
mixctrl |= MIX_CTRL_DDREN;
|
|
|
|
writel(mixctrl, ®s->mixctrl);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Not supported %d\n", mmc->selected_mode);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
priv->mode = mmc->selected_mode;
|
|
|
|
|
|
|
|
return esdhc_change_pinstate(mmc->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int esdhc_set_voltage(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
|
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
priv->signal_voltage = mmc->signal_voltage;
|
|
|
|
switch (mmc->signal_voltage) {
|
|
|
|
case MMC_SIGNAL_VOLTAGE_330:
|
|
|
|
if (priv->vs18_enable)
|
|
|
|
return -EIO;
|
|
|
|
#ifdef CONFIG_DM_REGULATOR
|
|
|
|
if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
|
|
|
|
ret = regulator_set_value(priv->vqmmc_dev, 3300000);
|
|
|
|
if (ret) {
|
|
|
|
printf("Setting to 3.3V error");
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
/* Wait for 5ms */
|
|
|
|
mdelay(5);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
esdhc_clrbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
|
|
|
|
if (!(esdhc_read32(®s->vendorspec) &
|
|
|
|
ESDHC_VENDORSPEC_VSELECT))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return -EAGAIN;
|
|
|
|
case MMC_SIGNAL_VOLTAGE_180:
|
|
|
|
#ifdef CONFIG_DM_REGULATOR
|
|
|
|
if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
|
|
|
|
ret = regulator_set_value(priv->vqmmc_dev, 1800000);
|
|
|
|
if (ret) {
|
|
|
|
printf("Setting to 1.8V error");
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
|
|
|
|
if (esdhc_read32(®s->vendorspec) & ESDHC_VENDORSPEC_VSELECT)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return -EAGAIN;
|
|
|
|
case MMC_SIGNAL_VOLTAGE_120:
|
|
|
|
return -ENOTSUPP;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void esdhc_stop_tuning(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct mmc_cmd cmd;
|
|
|
|
|
|
|
|
cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
|
|
|
|
cmd.cmdarg = 0;
|
|
|
|
cmd.resp_type = MMC_RSP_R1b;
|
|
|
|
|
|
|
|
dm_mmc_send_cmd(mmc->dev, &cmd, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(dev);
|
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
|
|
|
struct mmc *mmc = &plat->mmc;
|
|
|
|
u32 irqstaten = readl(®s->irqstaten);
|
|
|
|
u32 irqsigen = readl(®s->irqsigen);
|
|
|
|
int i, ret = -ETIMEDOUT;
|
|
|
|
u32 val, mixctrl;
|
|
|
|
|
|
|
|
/* clock tuning is not needed for upto 52MHz */
|
|
|
|
if (mmc->clock <= 52000000)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* This is readw/writew SDHCI_HOST_CONTROL2 when tuning */
|
|
|
|
if (priv->flags & ESDHC_FLAG_STD_TUNING) {
|
|
|
|
val = readl(®s->autoc12err);
|
|
|
|
mixctrl = readl(®s->mixctrl);
|
|
|
|
val &= ~MIX_CTRL_SMPCLK_SEL;
|
|
|
|
mixctrl &= ~(MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN);
|
|
|
|
|
|
|
|
val |= MIX_CTRL_EXE_TUNE;
|
|
|
|
mixctrl |= MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN;
|
|
|
|
|
|
|
|
writel(val, ®s->autoc12err);
|
|
|
|
writel(mixctrl, ®s->mixctrl);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); */
|
|
|
|
mixctrl = readl(®s->mixctrl);
|
|
|
|
mixctrl = MIX_CTRL_DTDSEL_READ | (mixctrl & ~MIX_CTRL_SDHCI_MASK);
|
|
|
|
writel(mixctrl, ®s->mixctrl);
|
|
|
|
|
|
|
|
writel(IRQSTATEN_BRR, ®s->irqstaten);
|
|
|
|
writel(IRQSTATEN_BRR, ®s->irqsigen);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Issue opcode repeatedly till Execute Tuning is set to 0 or the number
|
|
|
|
* of loops reaches 40 times.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < MAX_TUNING_LOOP; i++) {
|
|
|
|
u32 ctrl;
|
|
|
|
|
|
|
|
if (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200) {
|
|
|
|
if (mmc->bus_width == 8)
|
|
|
|
writel(0x7080, ®s->blkattr);
|
|
|
|
else if (mmc->bus_width == 4)
|
|
|
|
writel(0x7040, ®s->blkattr);
|
|
|
|
} else {
|
|
|
|
writel(0x7040, ®s->blkattr);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE) */
|
|
|
|
val = readl(®s->mixctrl);
|
|
|
|
val = MIX_CTRL_DTDSEL_READ | (val & ~MIX_CTRL_SDHCI_MASK);
|
|
|
|
writel(val, ®s->mixctrl);
|
|
|
|
|
|
|
|
/* We are using STD tuning, no need to check return value */
|
|
|
|
mmc_send_tuning(mmc, opcode, NULL);
|
|
|
|
|
|
|
|
ctrl = readl(®s->autoc12err);
|
|
|
|
if ((!(ctrl & MIX_CTRL_EXE_TUNE)) &&
|
|
|
|
(ctrl & MIX_CTRL_SMPCLK_SEL)) {
|
|
|
|
/*
|
|
|
|
* need to wait some time, make sure sd/mmc fininsh
|
|
|
|
* send out tuning data, otherwise, the sd/mmc can't
|
|
|
|
* response to any command when the card still out
|
|
|
|
* put the tuning data.
|
|
|
|
*/
|
|
|
|
mdelay(1);
|
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Add 1ms delay for SD and eMMC */
|
|
|
|
mdelay(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(irqstaten, ®s->irqstaten);
|
|
|
|
writel(irqsigen, ®s->irqsigen);
|
|
|
|
|
|
|
|
esdhc_stop_tuning(mmc);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-07-29 17:35:18 +00:00
|
|
|
static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
|
2008-10-30 21:47:16 +00:00
|
|
|
{
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2018-01-21 11:00:24 +00:00
|
|
|
int ret __maybe_unused;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2015-04-22 05:57:40 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
|
|
|
|
/* Select to use peripheral clock */
|
2017-07-29 17:35:17 +00:00
|
|
|
esdhc_clock_control(priv, false);
|
2015-04-22 05:57:40 +00:00
|
|
|
esdhc_setbits32(®s->scr, ESDHCCTL_PCS);
|
2017-07-29 17:35:17 +00:00
|
|
|
esdhc_clock_control(priv, true);
|
2015-04-22 05:57:40 +00:00
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
/* Set the clock speed */
|
2018-01-21 11:00:24 +00:00
|
|
|
if (priv->clock != mmc->clock)
|
|
|
|
set_sysctl(priv, mmc, mmc->clock);
|
|
|
|
|
|
|
|
#ifdef MMC_SUPPORTS_TUNING
|
|
|
|
if (mmc->clk_disable) {
|
|
|
|
#ifdef CONFIG_FSL_USDHC
|
|
|
|
esdhc_clrbits32(®s->vendorspec, VENDORSPEC_CKEN);
|
|
|
|
#else
|
|
|
|
esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN);
|
|
|
|
#endif
|
|
|
|
} else {
|
|
|
|
#ifdef CONFIG_FSL_USDHC
|
|
|
|
esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN |
|
|
|
|
VENDORSPEC_CKEN);
|
|
|
|
#else
|
|
|
|
esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
if (priv->mode != mmc->selected_mode) {
|
|
|
|
ret = esdhc_set_timing(mmc);
|
|
|
|
if (ret) {
|
|
|
|
printf("esdhc_set_timing error %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (priv->signal_voltage != mmc->signal_voltage) {
|
|
|
|
ret = esdhc_set_voltage(mmc);
|
|
|
|
if (ret) {
|
|
|
|
printf("esdhc_set_voltage error %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
/* Set the bus width */
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
if (mmc->bus_width == 4)
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_setbits32(®s->proctl, PROCTL_DTW_4);
|
2008-10-30 21:47:16 +00:00
|
|
|
else if (mmc->bus_width == 8)
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_setbits32(®s->proctl, PROCTL_DTW_8);
|
|
|
|
|
2016-12-30 06:30:16 +00:00
|
|
|
return 0;
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:18 +00:00
|
|
|
static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
|
2008-10-30 21:47:16 +00:00
|
|
|
{
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2017-07-29 17:35:20 +00:00
|
|
|
ulong start;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
/* Reset the entire host controller */
|
2013-07-15 13:44:29 +00:00
|
|
|
esdhc_setbits32(®s->sysctl, SYSCTL_RSTA);
|
2010-02-05 14:11:27 +00:00
|
|
|
|
|
|
|
/* Wait until the controller is available */
|
2017-07-29 17:35:20 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) {
|
|
|
|
if (get_timer(start) > 1000)
|
|
|
|
return -ETIMEDOUT;
|
|
|
|
}
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2016-06-15 02:53:00 +00:00
|
|
|
#if defined(CONFIG_FSL_USDHC)
|
|
|
|
/* RSTA doesn't reset MMC_BOOT register, so manually reset it */
|
|
|
|
esdhc_write32(®s->mmcboot, 0x0);
|
|
|
|
/* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
|
|
|
|
esdhc_write32(®s->mixctrl, 0x0);
|
|
|
|
esdhc_write32(®s->clktunectrlstatus, 0x0);
|
|
|
|
|
|
|
|
/* Put VEND_SPEC to default value */
|
2018-01-02 08:51:22 +00:00
|
|
|
if (priv->vs18_enable)
|
|
|
|
esdhc_write32(®s->vendorspec, (VENDORSPEC_INIT |
|
|
|
|
ESDHC_VENDORSPEC_VSELECT));
|
|
|
|
else
|
|
|
|
esdhc_write32(®s->vendorspec, VENDORSPEC_INIT);
|
2016-06-15 02:53:00 +00:00
|
|
|
|
|
|
|
/* Disable DLL_CTRL delay line */
|
|
|
|
esdhc_write32(®s->dllctrl, 0x0);
|
|
|
|
#endif
|
|
|
|
|
2012-08-13 07:28:16 +00:00
|
|
|
#ifndef ARCH_MXC
|
2010-12-04 05:07:23 +00:00
|
|
|
/* Enable cache snooping */
|
2012-08-13 07:28:16 +00:00
|
|
|
esdhc_write32(®s->scr, 0x00000040);
|
|
|
|
#endif
|
2010-12-04 05:07:23 +00:00
|
|
|
|
2015-12-04 19:32:48 +00:00
|
|
|
#ifndef CONFIG_FSL_USDHC
|
2013-07-15 13:44:29 +00:00
|
|
|
esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
|
2016-06-15 02:53:01 +00:00
|
|
|
#else
|
|
|
|
esdhc_setbits32(®s->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
|
2015-12-04 19:32:48 +00:00
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
/* Set the initial clock speed */
|
2018-01-26 10:25:29 +00:00
|
|
|
mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
|
|
|
/* Disable the BRR and BWR bits in IRQSTAT */
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2019-01-19 09:40:38 +00:00
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
esdhc_write32(®s->proctl, PROCTL_INIT | PROCTL_D3CD);
|
|
|
|
#else
|
2008-10-30 21:47:16 +00:00
|
|
|
/* Put the PROCTL reg back to the default */
|
2010-02-05 14:11:27 +00:00
|
|
|
esdhc_write32(®s->proctl, PROCTL_INIT);
|
2019-01-19 09:40:38 +00:00
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
/* Set timout to the maximum value */
|
|
|
|
esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2012-01-02 01:15:38 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2017-07-29 17:35:18 +00:00
|
|
|
static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
|
2012-01-02 01:15:38 +00:00
|
|
|
{
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc *regs = priv->esdhc_regs;
|
2012-01-02 01:15:38 +00:00
|
|
|
int timeout = 1000;
|
|
|
|
|
2014-01-10 05:52:17 +00:00
|
|
|
#ifdef CONFIG_ESDHC_DETECT_QUIRK
|
|
|
|
if (CONFIG_ESDHC_DETECT_QUIRK)
|
|
|
|
return 1;
|
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
|
2017-07-29 17:35:24 +00:00
|
|
|
#if CONFIG_IS_ENABLED(DM_MMC)
|
2016-03-25 06:16:56 +00:00
|
|
|
if (priv->non_removable)
|
|
|
|
return 1;
|
2016-12-07 03:54:30 +00:00
|
|
|
#ifdef CONFIG_DM_GPIO
|
2016-03-25 06:16:56 +00:00
|
|
|
if (dm_gpio_is_valid(&priv->cd_gpio))
|
|
|
|
return dm_gpio_get_value(&priv->cd_gpio);
|
2016-12-07 03:54:30 +00:00
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
#endif
|
|
|
|
|
2012-01-02 01:15:38 +00:00
|
|
|
while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && --timeout)
|
|
|
|
udelay(1000);
|
2010-02-05 14:11:27 +00:00
|
|
|
|
2012-01-02 01:15:38 +00:00
|
|
|
return timeout > 0;
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:19 +00:00
|
|
|
static int esdhc_reset(struct fsl_esdhc *regs)
|
2010-03-18 20:57:06 +00:00
|
|
|
{
|
2017-07-29 17:35:19 +00:00
|
|
|
ulong start;
|
2010-03-18 20:57:06 +00:00
|
|
|
|
|
|
|
/* reset the controller */
|
2013-07-15 13:44:29 +00:00
|
|
|
esdhc_setbits32(®s->sysctl, SYSCTL_RSTA);
|
2010-03-18 20:57:06 +00:00
|
|
|
|
|
|
|
/* hardware clears the bit when it is done */
|
2017-07-29 17:35:19 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) {
|
|
|
|
if (get_timer(start) > 100) {
|
|
|
|
printf("MMC/SD: Reset never completed.\n");
|
|
|
|
return -ETIMEDOUT;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2010-03-18 20:57:06 +00:00
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:31 +00:00
|
|
|
#if !CONFIG_IS_ENABLED(DM_MMC)
|
2017-07-29 17:35:18 +00:00
|
|
|
static int esdhc_getcd(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = mmc->priv;
|
|
|
|
|
|
|
|
return esdhc_getcd_common(priv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int esdhc_init(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = mmc->priv;
|
|
|
|
|
|
|
|
return esdhc_init_common(priv, mmc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
|
|
|
|
struct mmc_data *data)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = mmc->priv;
|
|
|
|
|
|
|
|
return esdhc_send_cmd_common(priv, mmc, cmd, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int esdhc_set_ios(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = mmc->priv;
|
|
|
|
|
|
|
|
return esdhc_set_ios_common(priv, mmc);
|
|
|
|
}
|
|
|
|
|
2014-02-26 17:28:45 +00:00
|
|
|
static const struct mmc_ops esdhc_ops = {
|
2017-07-29 17:35:18 +00:00
|
|
|
.getcd = esdhc_getcd,
|
|
|
|
.init = esdhc_init,
|
2014-02-26 17:28:45 +00:00
|
|
|
.send_cmd = esdhc_send_cmd,
|
|
|
|
.set_ios = esdhc_set_ios,
|
|
|
|
};
|
2017-07-29 17:35:24 +00:00
|
|
|
#endif
|
2014-02-26 17:28:45 +00:00
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
|
|
|
|
struct fsl_esdhc_plat *plat)
|
2008-10-30 21:47:16 +00:00
|
|
|
{
|
2017-07-29 17:35:21 +00:00
|
|
|
struct mmc_config *cfg;
|
2010-02-05 14:11:27 +00:00
|
|
|
struct fsl_esdhc *regs;
|
2010-11-25 17:06:09 +00:00
|
|
|
u32 caps, voltage_caps;
|
2017-07-29 17:35:19 +00:00
|
|
|
int ret;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
if (!priv)
|
|
|
|
return -EINVAL;
|
2010-02-05 14:11:27 +00:00
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
regs = priv->esdhc_regs;
|
2010-02-05 14:11:27 +00:00
|
|
|
|
2010-03-18 20:57:06 +00:00
|
|
|
/* First reset the eSDHC controller */
|
2017-07-29 17:35:19 +00:00
|
|
|
ret = esdhc_reset(regs);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2010-03-18 20:57:06 +00:00
|
|
|
|
2019-01-19 09:40:38 +00:00
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
/* ColdFire, using SDHC_DATA[3] for card detection */
|
|
|
|
esdhc_write32(®s->proctl, PROCTL_INIT | PROCTL_D3CD);
|
|
|
|
#endif
|
|
|
|
|
2015-12-04 19:32:48 +00:00
|
|
|
#ifndef CONFIG_FSL_USDHC
|
2012-05-17 23:57:02 +00:00
|
|
|
esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
|
|
|
|
| SYSCTL_IPGEN | SYSCTL_CKEN);
|
2018-01-21 11:00:24 +00:00
|
|
|
/* Clearing tuning bits in case ROM has set it already */
|
|
|
|
esdhc_write32(®s->mixctrl, 0);
|
|
|
|
esdhc_write32(®s->autoc12err, 0);
|
|
|
|
esdhc_write32(®s->clktunectrlstatus, 0);
|
2016-06-15 02:53:01 +00:00
|
|
|
#else
|
|
|
|
esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN |
|
|
|
|
VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
|
2015-12-04 19:32:48 +00:00
|
|
|
#endif
|
2012-05-17 23:57:02 +00:00
|
|
|
|
2017-06-12 09:50:53 +00:00
|
|
|
if (priv->vs18_enable)
|
|
|
|
esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
|
|
|
|
|
2014-11-04 07:35:49 +00:00
|
|
|
writel(SDHCI_IRQ_EN_BITS, ®s->irqstaten);
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg = &plat->cfg;
|
2017-07-29 17:35:24 +00:00
|
|
|
#ifndef CONFIG_DM_MMC
|
2017-07-29 17:35:21 +00:00
|
|
|
memset(cfg, '\0', sizeof(*cfg));
|
2017-07-29 17:35:24 +00:00
|
|
|
#endif
|
2014-03-11 17:34:20 +00:00
|
|
|
|
2010-11-25 17:06:09 +00:00
|
|
|
voltage_caps = 0;
|
2014-09-05 05:52:40 +00:00
|
|
|
caps = esdhc_read32(®s->hostcapblt);
|
2011-01-07 06:06:47 +00:00
|
|
|
|
2019-01-19 09:40:38 +00:00
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
/*
|
|
|
|
* MCF5441x RM declares in more points that sdhc clock speed must
|
|
|
|
* never exceed 25 Mhz. From this, the HS bit needs to be disabled
|
|
|
|
* from host capabilities.
|
|
|
|
*/
|
|
|
|
caps &= ~ESDHC_HOSTCAPBLT_HSS;
|
|
|
|
#endif
|
|
|
|
|
2011-01-07 06:06:47 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
|
|
|
|
caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
|
|
|
|
ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
|
|
|
|
#endif
|
2013-10-31 01:38:19 +00:00
|
|
|
|
|
|
|
/* T4240 host controller capabilities register should have VS33 bit */
|
|
|
|
#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
|
|
|
|
caps = caps | ESDHC_HOSTCAPBLT_VS33;
|
|
|
|
#endif
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
if (caps & ESDHC_HOSTCAPBLT_VS18)
|
2010-11-25 17:06:09 +00:00
|
|
|
voltage_caps |= MMC_VDD_165_195;
|
2008-10-30 21:47:16 +00:00
|
|
|
if (caps & ESDHC_HOSTCAPBLT_VS30)
|
2010-11-25 17:06:09 +00:00
|
|
|
voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
|
2008-10-30 21:47:16 +00:00
|
|
|
if (caps & ESDHC_HOSTCAPBLT_VS33)
|
2010-11-25 17:06:09 +00:00
|
|
|
voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
|
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->name = "FSL_SDHC";
|
2017-07-29 17:35:31 +00:00
|
|
|
#if !CONFIG_IS_ENABLED(DM_MMC)
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->ops = &esdhc_ops;
|
2017-07-29 17:35:24 +00:00
|
|
|
#endif
|
2010-11-25 17:06:09 +00:00
|
|
|
#ifdef CONFIG_SYS_SD_VOLTAGE
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
|
2010-11-25 17:06:09 +00:00
|
|
|
#else
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
|
2010-11-25 17:06:09 +00:00
|
|
|
#endif
|
2017-07-29 17:35:21 +00:00
|
|
|
if ((cfg->voltages & voltage_caps) == 0) {
|
2010-11-25 17:06:09 +00:00
|
|
|
printf("voltage not supported by controller\n");
|
|
|
|
return -1;
|
|
|
|
}
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
if (priv->bus_width == 8)
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
|
2016-03-25 06:16:56 +00:00
|
|
|
else if (priv->bus_width == 4)
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps = MMC_MODE_4BIT;
|
2016-03-25 06:16:56 +00:00
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
|
2015-01-20 15:16:44 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps |= MMC_MODE_DDR_52MHz;
|
2015-01-20 15:16:44 +00:00
|
|
|
#endif
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
if (priv->bus_width > 0) {
|
|
|
|
if (priv->bus_width < 8)
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps &= ~MMC_MODE_8BIT;
|
2016-03-25 06:16:56 +00:00
|
|
|
if (priv->bus_width < 4)
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps &= ~MMC_MODE_4BIT;
|
2013-03-25 09:13:34 +00:00
|
|
|
}
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
if (caps & ESDHC_HOSTCAPBLT_HSS)
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2014-01-10 05:52:18 +00:00
|
|
|
#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
|
|
|
|
if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->host_caps &= ~MMC_MODE_8BIT;
|
2014-01-10 05:52:18 +00:00
|
|
|
#endif
|
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
cfg->host_caps |= priv->caps;
|
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->f_min = 400000;
|
2018-01-21 11:00:24 +00:00
|
|
|
cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
|
2008-10-30 21:47:16 +00:00
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
|
2014-03-11 17:34:20 +00:00
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
writel(0, ®s->dllctrl);
|
|
|
|
if (priv->flags & ESDHC_FLAG_USDHC) {
|
|
|
|
if (priv->flags & ESDHC_FLAG_STD_TUNING) {
|
|
|
|
u32 val = readl(®s->tuning_ctrl);
|
|
|
|
|
|
|
|
val |= ESDHC_STD_TUNING_EN;
|
|
|
|
val &= ~ESDHC_TUNING_START_TAP_MASK;
|
|
|
|
val |= priv->tuning_start_tap;
|
|
|
|
val &= ~ESDHC_TUNING_STEP_MASK;
|
|
|
|
val |= (priv->tuning_step) << ESDHC_TUNING_STEP_SHIFT;
|
|
|
|
writel(val, ®s->tuning_ctrl);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:28 +00:00
|
|
|
#if !CONFIG_IS_ENABLED(DM_MMC)
|
2017-05-12 11:48:20 +00:00
|
|
|
static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
|
|
|
|
struct fsl_esdhc_priv *priv)
|
|
|
|
{
|
|
|
|
if (!cfg || !priv)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
|
|
|
|
priv->bus_width = cfg->max_bus_width;
|
|
|
|
priv->sdhc_clk = cfg->sdhc_clk;
|
|
|
|
priv->wp_enable = cfg->wp_enable;
|
2017-06-12 09:50:53 +00:00
|
|
|
priv->vs18_enable = cfg->vs18_enable;
|
2017-05-12 11:48:20 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
};
|
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
|
|
|
|
{
|
2017-07-29 17:35:21 +00:00
|
|
|
struct fsl_esdhc_plat *plat;
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc_priv *priv;
|
2017-07-29 17:35:22 +00:00
|
|
|
struct mmc *mmc;
|
2016-03-25 06:16:56 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!cfg)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
|
|
|
|
if (!priv)
|
|
|
|
return -ENOMEM;
|
2017-07-29 17:35:21 +00:00
|
|
|
plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
|
|
|
|
if (!plat) {
|
|
|
|
free(priv);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
2016-03-25 06:16:56 +00:00
|
|
|
|
|
|
|
ret = fsl_esdhc_cfg_to_priv(cfg, priv);
|
|
|
|
if (ret) {
|
|
|
|
debug("%s xlate failure\n", __func__);
|
2017-07-29 17:35:21 +00:00
|
|
|
free(plat);
|
2016-03-25 06:16:56 +00:00
|
|
|
free(priv);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
ret = fsl_esdhc_init(priv, plat);
|
2016-03-25 06:16:56 +00:00
|
|
|
if (ret) {
|
|
|
|
debug("%s init failure\n", __func__);
|
2017-07-29 17:35:21 +00:00
|
|
|
free(plat);
|
2016-03-25 06:16:56 +00:00
|
|
|
free(priv);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:22 +00:00
|
|
|
mmc = mmc_create(&plat->cfg, priv);
|
|
|
|
if (!mmc)
|
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
priv->mmc = mmc;
|
|
|
|
|
2008-10-30 21:47:16 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int fsl_esdhc_mmc_init(bd_t *bis)
|
|
|
|
{
|
2010-02-05 14:11:27 +00:00
|
|
|
struct fsl_esdhc_cfg *cfg;
|
|
|
|
|
2012-12-27 08:51:08 +00:00
|
|
|
cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
|
2010-02-05 14:11:27 +00:00
|
|
|
cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
|
2012-12-13 20:49:05 +00:00
|
|
|
cfg->sdhc_clk = gd->arch.sdhc_clk;
|
2010-02-05 14:11:27 +00:00
|
|
|
return fsl_esdhc_initialize(bis, cfg);
|
2008-10-30 21:47:16 +00:00
|
|
|
}
|
2017-05-12 11:48:20 +00:00
|
|
|
#endif
|
2009-06-09 20:25:29 +00:00
|
|
|
|
2015-04-22 05:57:00 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
|
|
|
|
void mmc_adapter_card_type_ident(void)
|
|
|
|
{
|
|
|
|
u8 card_id;
|
|
|
|
u8 value;
|
|
|
|
|
|
|
|
card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
|
|
|
|
gd->arch.sdhc_adapter = card_id;
|
|
|
|
|
|
|
|
switch (card_id) {
|
|
|
|
case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
|
2015-09-17 02:27:12 +00:00
|
|
|
value = QIXIS_READ(brdcfg[5]);
|
|
|
|
value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
|
|
|
|
QIXIS_WRITE(brdcfg[5], value);
|
2015-04-22 05:57:00 +00:00
|
|
|
break;
|
|
|
|
case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
|
2015-09-17 02:27:48 +00:00
|
|
|
value = QIXIS_READ(pwr_ctl[1]);
|
|
|
|
value |= QIXIS_EVDD_BY_SDHC_VS;
|
|
|
|
QIXIS_WRITE(pwr_ctl[1], value);
|
2015-04-22 05:57:00 +00:00
|
|
|
break;
|
|
|
|
case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
|
|
|
|
value = QIXIS_READ(brdcfg[5]);
|
|
|
|
value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
|
|
|
|
QIXIS_WRITE(brdcfg[5], value);
|
|
|
|
break;
|
|
|
|
case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
|
|
|
|
break;
|
|
|
|
case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
|
|
|
|
break;
|
|
|
|
case QIXIS_ESDHC_ADAPTER_TYPE_SD:
|
|
|
|
break;
|
|
|
|
case QIXIS_ESDHC_NO_ADAPTER:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2010-02-05 14:11:27 +00:00
|
|
|
#ifdef CONFIG_OF_LIBFDT
|
2017-01-17 02:43:54 +00:00
|
|
|
__weak int esdhc_status_fixup(void *blob, const char *compat)
|
2009-06-09 20:25:29 +00:00
|
|
|
{
|
2011-01-04 09:23:05 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_PIN_MUX
|
2009-06-09 20:25:29 +00:00
|
|
|
if (!hwconfig("esdhc")) {
|
2011-01-04 09:23:05 +00:00
|
|
|
do_fixup_by_compat(blob, compat, "status", "disabled",
|
2017-01-17 02:43:54 +00:00
|
|
|
sizeof("disabled"), 1);
|
|
|
|
return 1;
|
2009-06-09 20:25:29 +00:00
|
|
|
}
|
2011-01-04 09:23:05 +00:00
|
|
|
#endif
|
2017-01-17 02:43:54 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void fdt_fixup_esdhc(void *blob, bd_t *bd)
|
|
|
|
{
|
|
|
|
const char *compat = "fsl,esdhc";
|
|
|
|
|
|
|
|
if (esdhc_status_fixup(blob, compat))
|
|
|
|
return;
|
2009-06-09 20:25:29 +00:00
|
|
|
|
2015-04-22 05:57:40 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
|
|
|
|
do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
|
|
|
|
gd->arch.sdhc_clk, 1);
|
|
|
|
#else
|
2009-06-09 20:25:29 +00:00
|
|
|
do_fixup_by_compat_u32(blob, compat, "clock-frequency",
|
2012-12-13 20:49:05 +00:00
|
|
|
gd->arch.sdhc_clk, 1);
|
2015-04-22 05:57:40 +00:00
|
|
|
#endif
|
2015-04-22 05:57:00 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
|
|
|
|
do_fixup_by_compat_u32(blob, compat, "adapter-type",
|
|
|
|
(u32)(gd->arch.sdhc_adapter), 1);
|
|
|
|
#endif
|
2009-06-09 20:25:29 +00:00
|
|
|
}
|
2010-02-05 14:11:27 +00:00
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
|
2017-07-29 17:35:24 +00:00
|
|
|
#if CONFIG_IS_ENABLED(DM_MMC)
|
2016-03-25 06:16:56 +00:00
|
|
|
#include <asm/arch/clock.h>
|
2017-02-22 08:21:55 +00:00
|
|
|
__weak void init_clk_usdhc(u32 index)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
static int fsl_esdhc_probe(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
|
2017-07-29 17:35:21 +00:00
|
|
|
struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
|
2016-03-25 06:16:56 +00:00
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(dev);
|
2018-01-21 11:00:24 +00:00
|
|
|
const void *fdt = gd->fdt_blob;
|
|
|
|
int node = dev_of_offset(dev);
|
|
|
|
struct esdhc_soc_data *data =
|
|
|
|
(struct esdhc_soc_data *)dev_get_driver_data(dev);
|
2017-08-08 22:45:13 +00:00
|
|
|
#ifdef CONFIG_DM_REGULATOR
|
2017-06-12 09:50:54 +00:00
|
|
|
struct udevice *vqmmc_dev;
|
2017-08-08 22:45:13 +00:00
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
fdt_addr_t addr;
|
|
|
|
unsigned int val;
|
2017-07-29 17:35:24 +00:00
|
|
|
struct mmc *mmc;
|
2016-03-25 06:16:56 +00:00
|
|
|
int ret;
|
|
|
|
|
2017-07-29 17:35:23 +00:00
|
|
|
addr = dev_read_addr(dev);
|
2016-03-25 06:16:56 +00:00
|
|
|
if (addr == FDT_ADDR_T_NONE)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
priv->esdhc_regs = (struct fsl_esdhc *)addr;
|
|
|
|
priv->dev = dev;
|
2018-01-21 11:00:24 +00:00
|
|
|
priv->mode = -1;
|
|
|
|
if (data) {
|
|
|
|
priv->flags = data->flags;
|
|
|
|
priv->caps = data->caps;
|
|
|
|
}
|
2016-03-25 06:16:56 +00:00
|
|
|
|
2017-07-29 17:35:23 +00:00
|
|
|
val = dev_read_u32_default(dev, "bus-width", -1);
|
2016-03-25 06:16:56 +00:00
|
|
|
if (val == 8)
|
|
|
|
priv->bus_width = 8;
|
|
|
|
else if (val == 4)
|
|
|
|
priv->bus_width = 4;
|
|
|
|
else
|
|
|
|
priv->bus_width = 1;
|
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
val = fdtdec_get_int(fdt, node, "fsl,tuning-step", 1);
|
|
|
|
priv->tuning_step = val;
|
|
|
|
val = fdtdec_get_int(fdt, node, "fsl,tuning-start-tap",
|
|
|
|
ESDHC_TUNING_START_TAP_DEFAULT);
|
|
|
|
priv->tuning_start_tap = val;
|
|
|
|
val = fdtdec_get_int(fdt, node, "fsl,strobe-dll-delay-target",
|
|
|
|
ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT);
|
|
|
|
priv->strobe_dll_delay_target = val;
|
|
|
|
|
2017-07-29 17:35:23 +00:00
|
|
|
if (dev_read_bool(dev, "non-removable")) {
|
2016-03-25 06:16:56 +00:00
|
|
|
priv->non_removable = 1;
|
|
|
|
} else {
|
|
|
|
priv->non_removable = 0;
|
2016-12-07 03:54:30 +00:00
|
|
|
#ifdef CONFIG_DM_GPIO
|
2017-07-29 17:35:23 +00:00
|
|
|
gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
|
|
|
|
GPIOD_IS_IN);
|
2016-12-07 03:54:30 +00:00
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
}
|
|
|
|
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
priv->wp_enable = 1;
|
|
|
|
|
2016-12-07 03:54:30 +00:00
|
|
|
#ifdef CONFIG_DM_GPIO
|
2017-07-29 17:35:23 +00:00
|
|
|
ret = gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
|
|
|
|
GPIOD_IS_IN);
|
mmc: fsl: introduce wp_enable
Introudce wp_enable. To check WPSPL, wp_enable needs to be set
to 1 in board code.
Take i.MX6UL for example, for some boards, they do not use WP singal,
so they does not configure USDHC1_WP_SELECT_INPUT, and its default
value is 0(GPIO1_IO02). However GPIO1_IO02 is muxed for i2c usage and
SION bit set. So USDHC controller can always get wp signal and WPSPL
shows write protect and blocks driver continuing. This is not what
we want to see, so add wp_enable, and if set to 0, just omit the
WPSPL checking and this does not effect normal working of usdhc
controller.
If wp-gpios is provided in dts, wp_enable is set to 1, otherwise 0.
Signed-off-by: Peng Fan <van.freenix@gmail.com>
Cc: Pantelis Antoniou <panto@antoniou-consulting.com>
Cc: York Sun <york.sun@nxp.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Fabio Estevam <fabio.estevam@nxp.com>
Tested-by: Fabio Estevam <fabio.estevam@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-06-15 02:53:02 +00:00
|
|
|
if (ret)
|
|
|
|
priv->wp_enable = 0;
|
2016-12-07 03:54:30 +00:00
|
|
|
#endif
|
2017-06-12 09:50:54 +00:00
|
|
|
|
|
|
|
priv->vs18_enable = 0;
|
|
|
|
|
|
|
|
#ifdef CONFIG_DM_REGULATOR
|
|
|
|
/*
|
|
|
|
* If emmc I/O has a fixed voltage at 1.8V, this must be provided,
|
|
|
|
* otherwise, emmc will work abnormally.
|
|
|
|
*/
|
|
|
|
ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
|
|
|
|
if (ret) {
|
|
|
|
dev_dbg(dev, "no vqmmc-supply\n");
|
|
|
|
} else {
|
|
|
|
ret = regulator_set_enable(vqmmc_dev, true);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "fail to enable vqmmc-supply\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (regulator_get_value(vqmmc_dev) == 1800000)
|
|
|
|
priv->vs18_enable = 1;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
if (fdt_get_property(fdt, node, "no-1-8-v", NULL))
|
2018-08-10 06:07:55 +00:00
|
|
|
priv->caps &= ~(UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_HS400);
|
2018-01-21 11:00:24 +00:00
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
/*
|
|
|
|
* TODO:
|
|
|
|
* Because lack of clk driver, if SDHC clk is not enabled,
|
|
|
|
* need to enable it first before this driver is invoked.
|
|
|
|
*
|
|
|
|
* we use MXC_ESDHC_CLK to get clk freq.
|
|
|
|
* If one would like to make this function work,
|
|
|
|
* the aliases should be provided in dts as this:
|
|
|
|
*
|
|
|
|
* aliases {
|
|
|
|
* mmc0 = &usdhc1;
|
|
|
|
* mmc1 = &usdhc2;
|
|
|
|
* mmc2 = &usdhc3;
|
|
|
|
* mmc3 = &usdhc4;
|
|
|
|
* };
|
|
|
|
* Then if your board only supports mmc2 and mmc3, but we can
|
|
|
|
* correctly get the seq as 2 and 3, then let mxc_get_clock
|
|
|
|
* work as expected.
|
|
|
|
*/
|
2017-02-22 08:21:55 +00:00
|
|
|
|
|
|
|
init_clk_usdhc(dev->seq);
|
|
|
|
|
2018-10-18 12:28:35 +00:00
|
|
|
if (IS_ENABLED(CONFIG_CLK)) {
|
|
|
|
/* Assigned clock already set clock */
|
|
|
|
ret = clk_get_by_name(dev, "per", &priv->per_clk);
|
|
|
|
if (ret) {
|
|
|
|
printf("Failed to get per_clk\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
ret = clk_enable(&priv->per_clk);
|
|
|
|
if (ret) {
|
|
|
|
printf("Failed to enable per_clk\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
priv->sdhc_clk = clk_get_rate(&priv->per_clk);
|
|
|
|
} else {
|
|
|
|
priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
|
|
|
|
if (priv->sdhc_clk <= 0) {
|
|
|
|
dev_err(dev, "Unable to get clk for %s\n", dev->name);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2016-03-25 06:16:56 +00:00
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:21 +00:00
|
|
|
ret = fsl_esdhc_init(priv, plat);
|
2016-03-25 06:16:56 +00:00
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "fsl_esdhc_init failure\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:24 +00:00
|
|
|
mmc = &plat->mmc;
|
|
|
|
mmc->cfg = &plat->cfg;
|
|
|
|
mmc->dev = dev;
|
|
|
|
upriv->mmc = mmc;
|
2016-03-25 06:16:56 +00:00
|
|
|
|
2017-07-29 17:35:24 +00:00
|
|
|
return esdhc_init_common(priv, mmc);
|
2016-03-25 06:16:56 +00:00
|
|
|
}
|
|
|
|
|
2017-07-29 17:35:31 +00:00
|
|
|
#if CONFIG_IS_ENABLED(DM_MMC)
|
2017-07-29 17:35:24 +00:00
|
|
|
static int fsl_esdhc_get_cd(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
return esdhc_getcd_common(priv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
|
|
|
|
struct mmc_data *data)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int fsl_esdhc_set_ios(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
|
|
|
|
struct fsl_esdhc_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
return esdhc_set_ios_common(priv, &plat->mmc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dm_mmc_ops fsl_esdhc_ops = {
|
|
|
|
.get_cd = fsl_esdhc_get_cd,
|
|
|
|
.send_cmd = fsl_esdhc_send_cmd,
|
|
|
|
.set_ios = fsl_esdhc_set_ios,
|
2018-01-21 11:00:24 +00:00
|
|
|
#ifdef MMC_SUPPORTS_TUNING
|
|
|
|
.execute_tuning = fsl_esdhc_execute_tuning,
|
|
|
|
#endif
|
2017-07-29 17:35:24 +00:00
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2018-01-21 11:00:24 +00:00
|
|
|
static struct esdhc_soc_data usdhc_imx7d_data = {
|
|
|
|
.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
|
|
|
|
| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
|
|
|
|
| ESDHC_FLAG_HS400,
|
|
|
|
.caps = UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_DDR_52MHz |
|
|
|
|
MMC_MODE_HS_52MHz | MMC_MODE_HS,
|
|
|
|
};
|
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
static const struct udevice_id fsl_esdhc_ids[] = {
|
2019-01-03 06:54:32 +00:00
|
|
|
{ .compatible = "fsl,imx53-esdhc", },
|
2016-03-25 06:16:56 +00:00
|
|
|
{ .compatible = "fsl,imx6ul-usdhc", },
|
|
|
|
{ .compatible = "fsl,imx6sx-usdhc", },
|
|
|
|
{ .compatible = "fsl,imx6sl-usdhc", },
|
|
|
|
{ .compatible = "fsl,imx6q-usdhc", },
|
2018-01-21 11:00:24 +00:00
|
|
|
{ .compatible = "fsl,imx7d-usdhc", .data = (ulong)&usdhc_imx7d_data,},
|
2017-02-22 08:21:55 +00:00
|
|
|
{ .compatible = "fsl,imx7ulp-usdhc", },
|
2016-12-07 03:54:31 +00:00
|
|
|
{ .compatible = "fsl,esdhc", },
|
2016-03-25 06:16:56 +00:00
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
|
2017-07-29 17:35:24 +00:00
|
|
|
#if CONFIG_IS_ENABLED(BLK)
|
|
|
|
static int fsl_esdhc_bind(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
|
|
|
|
|
|
|
|
return mmc_bind(dev, &plat->mmc, &plat->cfg);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-03-25 06:16:56 +00:00
|
|
|
U_BOOT_DRIVER(fsl_esdhc) = {
|
|
|
|
.name = "fsl-esdhc-mmc",
|
|
|
|
.id = UCLASS_MMC,
|
|
|
|
.of_match = fsl_esdhc_ids,
|
2017-07-29 17:35:24 +00:00
|
|
|
.ops = &fsl_esdhc_ops,
|
|
|
|
#if CONFIG_IS_ENABLED(BLK)
|
|
|
|
.bind = fsl_esdhc_bind,
|
|
|
|
#endif
|
2016-03-25 06:16:56 +00:00
|
|
|
.probe = fsl_esdhc_probe,
|
2017-07-29 17:35:21 +00:00
|
|
|
.platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
|
2016-03-25 06:16:56 +00:00
|
|
|
.priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
|
|
|
|
};
|
|
|
|
#endif
|