2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2013-12-14 03:47:37 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2013
|
|
|
|
* David Feng <fenghua@phytium.com.cn>
|
|
|
|
* Sharma Bhupesh <bhupesh.sharma@freescale.com>
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
2019-12-28 17:45:01 +00:00
|
|
|
#include <cpu_func.h>
|
2017-05-17 23:18:03 +00:00
|
|
|
#include <dm.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2013-12-14 03:47:37 +00:00
|
|
|
#include <malloc.h>
|
|
|
|
#include <errno.h>
|
2020-05-10 17:39:56 +00:00
|
|
|
#include <net.h>
|
2013-12-14 03:47:37 +00:00
|
|
|
#include <netdev.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2013-12-14 03:47:37 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <linux/compiler.h>
|
2015-01-31 03:55:29 +00:00
|
|
|
#include <dm/platform_data/serial_pl01x.h>
|
2015-10-19 10:08:32 +00:00
|
|
|
#include "pcie.h"
|
2016-03-04 00:09:51 +00:00
|
|
|
#include <asm/armv8/mmu.h>
|
2013-12-14 03:47:37 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2020-12-03 23:55:23 +00:00
|
|
|
static const struct pl01x_serial_plat serial_plat = {
|
2015-01-31 03:55:29 +00:00
|
|
|
.base = V2M_UART0,
|
|
|
|
.type = TYPE_PL011,
|
2015-04-14 08:01:35 +00:00
|
|
|
.clock = CONFIG_PL011_CLOCK,
|
2015-01-31 03:55:29 +00:00
|
|
|
};
|
|
|
|
|
2020-12-29 03:34:54 +00:00
|
|
|
U_BOOT_DRVINFO(vexpress_serials) = {
|
2015-01-31 03:55:29 +00:00
|
|
|
.name = "serial_pl01x",
|
2020-12-03 23:55:23 +00:00
|
|
|
.plat = &serial_plat,
|
2015-01-31 03:55:29 +00:00
|
|
|
};
|
|
|
|
|
2016-03-04 00:09:51 +00:00
|
|
|
static struct mm_region vexpress64_mem_map[] = {
|
|
|
|
{
|
2016-06-24 23:46:22 +00:00
|
|
|
.virt = 0x0UL,
|
|
|
|
.phys = 0x0UL,
|
2016-03-04 00:09:51 +00:00
|
|
|
.size = 0x80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
|
|
|
|
PTE_BLOCK_NON_SHARE |
|
|
|
|
PTE_BLOCK_PXN | PTE_BLOCK_UXN
|
|
|
|
}, {
|
2016-06-24 23:46:22 +00:00
|
|
|
.virt = 0x80000000UL,
|
|
|
|
.phys = 0x80000000UL,
|
2016-03-04 00:09:51 +00:00
|
|
|
.size = 0xff80000000UL,
|
|
|
|
.attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
|
|
|
|
PTE_BLOCK_INNER_SHARE
|
|
|
|
}, {
|
|
|
|
/* List terminator */
|
|
|
|
0,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct mm_region *mem_map = vexpress64_mem_map;
|
|
|
|
|
2015-11-18 10:39:06 +00:00
|
|
|
/* This function gets replaced by platforms supporting PCIe.
|
|
|
|
* The replacement function, eg. on Juno, initialises the PCIe bus.
|
|
|
|
*/
|
|
|
|
__weak void vexpress64_pcie_init(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2013-12-14 03:47:37 +00:00
|
|
|
int board_init(void)
|
|
|
|
{
|
2015-10-19 10:08:32 +00:00
|
|
|
vexpress64_pcie_init();
|
2013-12-14 03:47:37 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
gd->ram_size = PHYS_SDRAM_1_SIZE;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-03-31 14:40:32 +00:00
|
|
|
int dram_init_banksize(void)
|
2015-10-19 10:08:31 +00:00
|
|
|
{
|
|
|
|
gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
|
|
|
|
gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
|
2015-11-18 10:39:07 +00:00
|
|
|
#ifdef PHYS_SDRAM_2
|
2015-10-19 10:08:31 +00:00
|
|
|
gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
|
|
|
|
gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
|
2015-11-18 10:39:07 +00:00
|
|
|
#endif
|
2017-03-31 14:40:32 +00:00
|
|
|
|
|
|
|
return 0;
|
2015-10-19 10:08:31 +00:00
|
|
|
}
|
|
|
|
|
arm: juno: Enable OF_CONTROL
The Arm Juno board was still somewhat stuck in "hardcoded land", even
though there are stable DTs around, and one happens to actually be on
the memory mapped NOR flash.
Enable the configuration options to let the board use OF_CONTROL, and
add a routine to find the address of the DTB partition in NOR
flash, to use that for U-Boot's own purposes.
This can also passed on via $fdtcontroladdr to any kernel or EFI
application, removing the need to actually load a device tree.
Since the existing "afs" command and its flash routines require
flash_init() to be called before being usable, and this is done much
later in the boot process, we introduce a stripped-down partition finder
routine in vexpress64.c, to scan the NOR flash partitions for the
DT partition. This location is then used for U-Boot to find and probe
devices.
The name of the partition can be configured, if needed, but defaults
to "board.dtb", which is used by Linaro's firmware image provided.
Signed-off-by: Andre Przywara <andre.przywara@arm.com>
Reviewed-by: Linus Walleij <linus.walleij@linaro.org>
Reviewed-by: Simon Glass <sjg@chromium.org>
2020-04-27 18:18:01 +00:00
|
|
|
#ifdef CONFIG_OF_BOARD
|
|
|
|
#define JUNO_FLASH_SEC_SIZE (256 * 1024)
|
|
|
|
static phys_addr_t find_dtb_in_nor_flash(const char *partname)
|
|
|
|
{
|
|
|
|
phys_addr_t sector = CONFIG_SYS_FLASH_BASE;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0;
|
|
|
|
i < CONFIG_SYS_MAX_FLASH_SECT;
|
|
|
|
i++, sector += JUNO_FLASH_SEC_SIZE) {
|
|
|
|
int len = strlen(partname) + 1;
|
|
|
|
int offs;
|
|
|
|
phys_addr_t imginfo;
|
|
|
|
u32 reg;
|
|
|
|
|
|
|
|
reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x04);
|
|
|
|
/* This makes up the string "HSLFTOOF" flash footer */
|
|
|
|
if (reg != 0x464F4F54U)
|
|
|
|
continue;
|
|
|
|
reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x08);
|
|
|
|
if (reg != 0x464C5348U)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
for (offs = 0; offs < 32; offs += 4, len -= 4) {
|
|
|
|
reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x30 + offs);
|
|
|
|
if (strncmp(partname + offs, (char *)®,
|
|
|
|
len > 4 ? 4 : len))
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (len > 4)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
reg = readl(sector + JUNO_FLASH_SEC_SIZE - 0x10);
|
|
|
|
imginfo = sector + JUNO_FLASH_SEC_SIZE - 0x30 - reg;
|
|
|
|
reg = readl(imginfo + 0x54);
|
|
|
|
|
|
|
|
return CONFIG_SYS_FLASH_BASE +
|
|
|
|
reg * JUNO_FLASH_SEC_SIZE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
printf("No DTB found\n");
|
|
|
|
|
|
|
|
return ~0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void *board_fdt_blob_setup(void)
|
|
|
|
{
|
|
|
|
phys_addr_t fdt_rom_addr = find_dtb_in_nor_flash(CONFIG_JUNO_DTB_PART);
|
|
|
|
|
|
|
|
if (fdt_rom_addr == ~0UL)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return (void *)fdt_rom_addr;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2020-04-27 18:18:02 +00:00
|
|
|
/* Actual reset is done via PSCI. */
|
2013-12-14 03:47:37 +00:00
|
|
|
void reset_cpu(ulong addr)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Board specific ethernet initialization routine.
|
|
|
|
*/
|
2020-06-26 06:13:33 +00:00
|
|
|
int board_eth_init(struct bd_info *bis)
|
2013-12-14 03:47:37 +00:00
|
|
|
{
|
|
|
|
int rc = 0;
|
2020-06-11 11:03:18 +00:00
|
|
|
#ifndef CONFIG_DM_ETH
|
2013-12-14 03:47:37 +00:00
|
|
|
#ifdef CONFIG_SMC91111
|
|
|
|
rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
|
2015-02-17 10:35:25 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SMC911X
|
|
|
|
rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
|
2020-06-11 11:03:18 +00:00
|
|
|
#endif
|
2013-12-14 03:47:37 +00:00
|
|
|
#endif
|
|
|
|
return rc;
|
|
|
|
}
|