2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2013-10-18 11:49:06 +00:00
|
|
|
/*
|
2018-05-06 21:58:06 +00:00
|
|
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
2021-11-09 11:00:38 +00:00
|
|
|
* Copyright 2020-2021 NXP
|
2018-05-06 21:58:06 +00:00
|
|
|
*/
|
2013-10-18 11:49:06 +00:00
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
2020-05-10 17:40:09 +00:00
|
|
|
#include <linux/stringify.h>
|
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
/*
|
2014-03-31 06:16:34 +00:00
|
|
|
* T104x RDB board configuration file
|
2013-10-18 11:49:06 +00:00
|
|
|
*/
|
2014-10-29 17:03:09 +00:00
|
|
|
#include <asm/config_mpc85xx.h>
|
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
#ifdef CONFIG_RAMBOOT_PBL
|
2014-04-08 13:43:56 +00:00
|
|
|
#define RESET_VECTOR_OFFSET 0x27FFC
|
|
|
|
#define BOOT_PAGE_OFFSET 0x27000
|
|
|
|
|
2019-10-03 17:50:03 +00:00
|
|
|
#ifdef CONFIG_MTD_RAW_NAND
|
2019-11-07 16:11:39 +00:00
|
|
|
#ifdef CONFIG_NXP_ESBC
|
2016-07-14 16:27:52 +00:00
|
|
|
#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
|
|
|
|
/*
|
|
|
|
* HDR would be appended at end of image and copied to DDR along
|
|
|
|
* with U-Boot image.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
|
|
|
|
CONFIG_U_BOOT_HDR_SIZE)
|
|
|
|
#else
|
2014-04-08 13:43:56 +00:00
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
|
2016-07-14 16:27:52 +00:00
|
|
|
#endif
|
2014-07-23 09:27:53 +00:00
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
|
2022-04-25 08:51:20 +00:00
|
|
|
#ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
|
|
|
|
#define CONFIG_SYS_MPC85XX_NO_RESETVEC
|
|
|
|
#endif
|
2014-04-08 13:43:56 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPIFLASH
|
2014-07-23 09:27:53 +00:00
|
|
|
#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
|
2014-04-08 13:43:56 +00:00
|
|
|
#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
|
2014-07-23 09:27:53 +00:00
|
|
|
#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
|
|
|
|
#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
|
2014-04-08 13:43:56 +00:00
|
|
|
#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
|
|
|
|
#ifndef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_SYS_MPC85XX_NO_RESETVEC
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SDCARD
|
2014-07-23 09:27:53 +00:00
|
|
|
#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
|
2014-04-08 13:43:56 +00:00
|
|
|
#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
|
2014-07-23 09:27:53 +00:00
|
|
|
#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
|
|
|
|
#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
|
2014-04-08 13:43:56 +00:00
|
|
|
#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
|
|
|
|
#ifndef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_SYS_MPC85XX_NO_RESETVEC
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* High Level Configuration Options */
|
|
|
|
#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
|
|
|
|
|
|
|
|
#ifndef CONFIG_RESET_VECTOR_ADDRESS
|
|
|
|
#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
|
2016-12-28 16:43:45 +00:00
|
|
|
#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
|
2016-05-03 23:52:49 +00:00
|
|
|
#define CONFIG_PCIE1 /* PCIE controller 1 */
|
|
|
|
#define CONFIG_PCIE2 /* PCIE controller 2 */
|
|
|
|
#define CONFIG_PCIE3 /* PCIE controller 3 */
|
|
|
|
#define CONFIG_PCIE4 /* PCIE controller 4 */
|
2013-10-18 11:49:06 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_SPIFLASH)
|
2019-10-03 17:50:03 +00:00
|
|
|
#elif defined(CONFIG_MTD_RAW_NAND)
|
2019-11-07 16:11:39 +00:00
|
|
|
#ifdef CONFIG_NXP_ESBC
|
2016-07-14 16:27:52 +00:00
|
|
|
#define CONFIG_RAMBOOT_NAND
|
|
|
|
#define CONFIG_BOOTSCRIPT_COPY_RAM
|
|
|
|
#endif
|
2013-10-18 11:49:06 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These can be toggled for performance analysis, otherwise use default.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_CACHE_STASHING
|
|
|
|
#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
|
|
|
|
#ifdef CONFIG_DDR_ECC
|
|
|
|
#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_ENABLE_36BIT_PHYS
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Config the L3 Cache as L3 SRAM
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
|
2016-07-14 16:27:52 +00:00
|
|
|
/*
|
|
|
|
* For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
|
|
|
|
* Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
|
|
|
|
* (CONFIG_SYS_INIT_L3_VADDR) will be different.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
|
2014-04-08 13:43:56 +00:00
|
|
|
#define CONFIG_SYS_L3_SIZE 256 << 10
|
2019-11-19 01:02:10 +00:00
|
|
|
#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
|
2013-10-18 11:49:06 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_DCSRBAR 0xf0000000
|
|
|
|
#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DDR Setup
|
|
|
|
*/
|
|
|
|
#define CONFIG_VERY_BIG_RAM
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SPD_BUS_NUM 0
|
|
|
|
#define SPD_EEPROM_ADDRESS 0x51
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IFC Definitions
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xe8000000
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
|
|
|
|
#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
|
2014-06-05 13:19:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TDM Definition
|
|
|
|
*/
|
|
|
|
#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
|
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
/* NOR Flash Timing Params */
|
|
|
|
#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
|
|
|
|
#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
|
|
|
|
FTIM0_NOR_TEADC(0x5) | \
|
|
|
|
FTIM0_NOR_TEAHC(0x5))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
|
|
|
|
FTIM1_NOR_TRAD_NOR(0x1A) |\
|
|
|
|
FTIM1_NOR_TSEQRAD_NOR(0x13))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
|
|
|
|
FTIM2_NOR_TCH(0x4) | \
|
|
|
|
FTIM2_NOR_TWPH(0x0E) | \
|
|
|
|
FTIM2_NOR_TWP(0x1c))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM3 0x0
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH_QUIET_TEST
|
|
|
|
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH_EMPTY_INFO
|
|
|
|
#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
|
|
|
|
|
|
|
|
/* CPLD on IFC */
|
2014-04-03 11:20:05 +00:00
|
|
|
#define CPLD_LBMAP_MASK 0x3F
|
|
|
|
#define CPLD_BANK_SEL_MASK 0x07
|
|
|
|
#define CPLD_BANK_OVERRIDE 0x40
|
|
|
|
#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
|
|
|
|
#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
|
|
|
|
#define CPLD_LBMAP_RESET 0xFF
|
|
|
|
#define CPLD_LBMAP_SHIFT 0x03
|
2015-06-05 09:59:02 +00:00
|
|
|
|
2016-11-18 21:44:00 +00:00
|
|
|
#if defined(CONFIG_TARGET_T1042RDB_PI)
|
2014-03-19 02:47:56 +00:00
|
|
|
#define CPLD_DIU_SEL_DFP 0x80
|
2016-11-21 19:04:34 +00:00
|
|
|
#elif defined(CONFIG_TARGET_T1042D4RDB)
|
2015-06-05 09:59:02 +00:00
|
|
|
#define CPLD_DIU_SEL_DFP 0xc0
|
|
|
|
#endif
|
|
|
|
|
2016-11-21 18:46:53 +00:00
|
|
|
#if defined(CONFIG_TARGET_T1040D4RDB)
|
2015-06-05 09:59:02 +00:00
|
|
|
#define CPLD_INT_MASK_ALL 0xFF
|
|
|
|
#define CPLD_INT_MASK_THERM 0x80
|
|
|
|
#define CPLD_INT_MASK_DVI_DFP 0x40
|
|
|
|
#define CPLD_INT_MASK_QSGMII1 0x20
|
|
|
|
#define CPLD_INT_MASK_QSGMII2 0x10
|
|
|
|
#define CPLD_INT_MASK_SGMI1 0x08
|
|
|
|
#define CPLD_INT_MASK_SGMI2 0x04
|
|
|
|
#define CPLD_INT_MASK_TDMR1 0x02
|
|
|
|
#define CPLD_INT_MASK_TDMR2 0x01
|
2014-03-19 02:47:56 +00:00
|
|
|
#endif
|
2014-04-03 11:20:05 +00:00
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
#define CONFIG_SYS_CPLD_BASE 0xffdf0000
|
|
|
|
#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
|
2014-01-27 08:37:11 +00:00
|
|
|
#define CONFIG_SYS_CSPR2_EXT (0xf)
|
2013-10-18 11:49:06 +00:00
|
|
|
#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
|
|
|
|
| CSPR_PORT_SIZE_8 \
|
|
|
|
| CSPR_MSEL_GPCM \
|
|
|
|
| CSPR_V)
|
|
|
|
#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
|
|
|
|
#define CONFIG_SYS_CSOR2 0x0
|
|
|
|
/* CPLD Timing parameters for IFC CS2 */
|
|
|
|
#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
|
|
|
|
FTIM0_GPCM_TEADC(0x0e) | \
|
|
|
|
FTIM0_GPCM_TEAHC(0x0e))
|
|
|
|
#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
|
|
|
|
FTIM1_GPCM_TRAD(0x1f))
|
|
|
|
#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
|
2014-06-26 06:41:33 +00:00
|
|
|
FTIM2_GPCM_TCH(0x8) | \
|
2013-10-18 11:49:06 +00:00
|
|
|
FTIM2_GPCM_TWP(0x1f))
|
|
|
|
#define CONFIG_SYS_CS2_FTIM3 0x0
|
|
|
|
|
|
|
|
/* NAND Flash on IFC */
|
|
|
|
#define CONFIG_SYS_NAND_BASE 0xff800000
|
|
|
|
#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
|
|
|
|
#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
|
|
|
|
| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
|
|
|
|
| CSPR_MSEL_NAND /* MSEL = NAND */ \
|
|
|
|
| CSPR_V)
|
|
|
|
#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
|
|
|
|
| CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
|
|
|
|
| CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
|
|
|
|
| CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
|
|
|
|
| CSOR_NAND_PGS_4K /* Page Size = 4K */ \
|
|
|
|
| CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
|
|
|
|
| CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
|
|
|
|
|
|
|
|
/* ONFI NAND Flash mode0 Timing Params */
|
|
|
|
#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
|
|
|
|
FTIM0_NAND_TWP(0x18) | \
|
|
|
|
FTIM0_NAND_TWCHT(0x07) | \
|
|
|
|
FTIM0_NAND_TWH(0x0a))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
|
|
|
|
FTIM1_NAND_TWBE(0x39) | \
|
|
|
|
FTIM1_NAND_TRR(0x0e) | \
|
|
|
|
FTIM1_NAND_TRP(0x18))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
|
|
|
|
FTIM2_NAND_TREH(0x0a) | \
|
|
|
|
FTIM2_NAND_TWHRE(0x1e))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM3 0x0
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_DDR_LAW 11
|
|
|
|
#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
|
|
|
|
2019-10-03 17:50:03 +00:00
|
|
|
#if defined(CONFIG_MTD_RAW_NAND)
|
2013-10-18 11:49:06 +00:00
|
|
|
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
|
|
|
|
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
|
|
|
|
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
|
|
|
|
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
|
|
|
|
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
|
|
|
|
#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
|
|
|
|
#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
|
|
|
|
#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
|
|
|
|
#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_RAMBOOT_PBL)
|
|
|
|
#define CONFIG_SYS_RAMBOOT
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_HWCONFIG
|
|
|
|
|
|
|
|
/* define to use L1 as initial stack */
|
|
|
|
#define CONFIG_L1_INIT_RAM
|
|
|
|
#define CONFIG_SYS_INIT_RAM_LOCK
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
|
2015-08-17 20:31:51 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
|
2013-10-18 11:49:06 +00:00
|
|
|
/* The assembler doesn't like typecast */
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
|
|
|
|
((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
|
|
|
|
CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
|
|
|
|
|
2022-05-24 18:14:02 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
2013-10-18 11:49:06 +00:00
|
|
|
|
2014-03-31 10:01:48 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
|
2013-10-18 11:49:06 +00:00
|
|
|
|
|
|
|
/* Serial Port - controlled on board with jumper J8
|
|
|
|
* open - index 2
|
|
|
|
* shorted - index 1
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
|
|
|
#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE \
|
|
|
|
{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
|
|
|
|
#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
|
|
|
|
#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
|
|
|
|
#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
|
|
|
|
|
|
|
|
/* I2C bus multiplexer */
|
|
|
|
#define I2C_MUX_PCA_ADDR 0x70
|
|
|
|
#define I2C_MUX_CH_DEFAULT 0x8
|
2014-03-31 06:16:34 +00:00
|
|
|
|
2016-11-21 19:25:26 +00:00
|
|
|
#if defined(CONFIG_TARGET_T1042RDB_PI) || \
|
|
|
|
defined(CONFIG_TARGET_T1040D4RDB) || \
|
|
|
|
defined(CONFIG_TARGET_T1042D4RDB)
|
2014-03-19 02:47:56 +00:00
|
|
|
/* LDI/DVI Encoder for display */
|
|
|
|
#define CONFIG_SYS_I2C_LDI_ADDR 0x38
|
|
|
|
#define CONFIG_SYS_I2C_DVI_ADDR 0x75
|
2020-05-01 12:04:21 +00:00
|
|
|
#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
|
2014-03-19 02:47:56 +00:00
|
|
|
|
2014-03-31 06:16:34 +00:00
|
|
|
/*
|
|
|
|
* RTC configuration
|
|
|
|
*/
|
|
|
|
#define RTC
|
|
|
|
#define CONFIG_RTC_DS1337 1
|
|
|
|
#define CONFIG_SYS_I2C_RTC_ADDR 0x68
|
2013-10-18 11:49:06 +00:00
|
|
|
|
2014-03-31 06:16:34 +00:00
|
|
|
/*DVI encoder*/
|
|
|
|
#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
|
|
|
|
#endif
|
2013-10-18 11:49:06 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* eSPI - Enhanced SPI
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* General PCI
|
|
|
|
* Memory space is mapped 1-1, but I/O space must start from 0.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
/* controller 1, direct to uli, tgtid 3, Base address 20000 */
|
|
|
|
#ifdef CONFIG_PCIE1
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* controller 2, Slot 2, tgtid 2, Base address 201000 */
|
|
|
|
#ifdef CONFIG_PCIE2
|
|
|
|
#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
|
|
|
|
#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
|
|
|
|
#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
|
|
|
|
#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* controller 3, Slot 1, tgtid 1, Base address 202000 */
|
|
|
|
#ifdef CONFIG_PCIE3
|
|
|
|
#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
|
|
|
|
#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
|
|
|
|
#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
|
|
|
|
#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* controller 4, Base address 203000 */
|
|
|
|
#ifdef CONFIG_PCIE4
|
|
|
|
#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
|
|
|
|
#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
|
|
|
|
#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
|
|
|
|
#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
|
|
|
|
#endif /* CONFIG_PCI */
|
|
|
|
|
|
|
|
/* SATA */
|
|
|
|
#define CONFIG_FSL_SATA_V2
|
|
|
|
#ifdef CONFIG_FSL_SATA_V2
|
|
|
|
#define CONFIG_SATA1
|
|
|
|
#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
|
|
|
|
#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
|
|
|
|
|
|
|
|
#define CONFIG_LBA48
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* USB
|
|
|
|
*/
|
|
|
|
#define CONFIG_HAS_FSL_DR_USB
|
|
|
|
|
|
|
|
#ifdef CONFIG_HAS_FSL_DR_USB
|
2017-05-13 02:33:27 +00:00
|
|
|
#ifdef CONFIG_USB_EHCI_HCD
|
2013-10-18 11:49:06 +00:00
|
|
|
#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_MMC
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Qman/Bman */
|
|
|
|
#ifndef CONFIG_NOBQFMAN
|
2014-12-03 23:08:43 +00:00
|
|
|
#define CONFIG_SYS_BMAN_NUM_PORTALS 10
|
2013-10-18 11:49:06 +00:00
|
|
|
#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
|
|
|
|
#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
|
|
|
|
#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
|
2014-12-08 19:54:01 +00:00
|
|
|
#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
|
|
|
|
#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
|
|
|
|
#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
|
|
|
|
#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
|
|
|
|
CONFIG_SYS_BMAN_CENA_SIZE)
|
|
|
|
#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
|
2014-12-03 23:08:43 +00:00
|
|
|
#define CONFIG_SYS_QMAN_NUM_PORTALS 10
|
2013-10-18 11:49:06 +00:00
|
|
|
#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
|
|
|
|
#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
|
|
|
|
#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
|
2014-12-08 19:54:01 +00:00
|
|
|
#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
|
|
|
|
#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
|
|
|
|
#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
|
|
|
|
#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
|
|
|
|
CONFIG_SYS_QMAN_CENA_SIZE)
|
|
|
|
#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
|
2013-10-18 11:49:06 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_DPAA_FMAN
|
|
|
|
#define CONFIG_SYS_DPAA_PME
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
|
|
|
|
#endif /* CONFIG_NOBQFMAN */
|
|
|
|
|
|
|
|
#ifdef CONFIG_FMAN_ENET
|
2016-11-21 19:08:49 +00:00
|
|
|
#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
|
2015-06-05 09:59:02 +00:00
|
|
|
#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
|
2016-11-21 18:46:53 +00:00
|
|
|
#elif defined(CONFIG_TARGET_T1040D4RDB)
|
2015-10-12 13:33:13 +00:00
|
|
|
#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
|
2016-11-21 19:04:34 +00:00
|
|
|
#elif defined(CONFIG_TARGET_T1042D4RDB)
|
2015-06-05 09:59:02 +00:00
|
|
|
#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
|
|
|
|
#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
|
|
|
|
#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
|
|
|
|
#endif
|
|
|
|
|
2016-11-21 19:25:26 +00:00
|
|
|
#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
|
2015-06-05 09:59:02 +00:00
|
|
|
#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
|
|
|
|
#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
|
|
|
|
#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
|
2014-03-31 06:16:34 +00:00
|
|
|
#endif
|
2013-10-18 11:49:06 +00:00
|
|
|
|
2015-01-21 09:54:12 +00:00
|
|
|
/* Enable VSC9953 L2 Switch driver on T1040 SoC */
|
2016-11-18 21:31:27 +00:00
|
|
|
#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
|
2015-01-21 09:54:12 +00:00
|
|
|
#define CONFIG_VSC9953
|
2016-11-18 21:31:27 +00:00
|
|
|
#ifdef CONFIG_TARGET_T1040RDB
|
2015-01-21 09:54:12 +00:00
|
|
|
#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
|
|
|
|
#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
|
2015-06-05 09:59:02 +00:00
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
|
|
|
|
#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
|
|
|
|
#endif
|
2015-01-21 09:54:12 +00:00
|
|
|
#endif
|
2013-10-18 11:49:06 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Environment
|
|
|
|
*/
|
|
|
|
#define CONFIG_LOADS_ECHO /* echo on for serial download */
|
|
|
|
#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 64 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
|
|
|
|
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
|
|
|
|
|
2014-04-02 11:56:23 +00:00
|
|
|
/*
|
|
|
|
* Dynamic MTD Partition support with mtdparts
|
|
|
|
*/
|
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
/*
|
|
|
|
* Environment Configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_ROOTPATH "/opt/nfsroot"
|
|
|
|
#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
|
|
|
|
|
|
|
|
#define __USB_PHY_TYPE utmi
|
2014-08-19 07:16:53 +00:00
|
|
|
#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
|
2013-10-18 11:49:06 +00:00
|
|
|
|
2016-11-18 21:31:27 +00:00
|
|
|
#ifdef CONFIG_TARGET_T1040RDB
|
2014-03-31 06:16:34 +00:00
|
|
|
#define FDTFILE "t1040rdb/t1040rdb.dtb"
|
2016-11-18 21:44:00 +00:00
|
|
|
#elif defined(CONFIG_TARGET_T1042RDB_PI)
|
2014-08-19 07:16:53 +00:00
|
|
|
#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
|
2016-11-21 19:08:49 +00:00
|
|
|
#elif defined(CONFIG_TARGET_T1042RDB)
|
2014-08-19 07:16:53 +00:00
|
|
|
#define FDTFILE "t1042rdb/t1042rdb.dtb"
|
2016-11-21 18:46:53 +00:00
|
|
|
#elif defined(CONFIG_TARGET_T1040D4RDB)
|
2015-06-05 09:59:02 +00:00
|
|
|
#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
|
2016-11-21 19:04:34 +00:00
|
|
|
#elif defined(CONFIG_TARGET_T1042D4RDB)
|
2015-06-05 09:59:02 +00:00
|
|
|
#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
|
2014-03-31 06:16:34 +00:00
|
|
|
#endif
|
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2014-01-27 08:37:11 +00:00
|
|
|
"hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
|
|
|
|
"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
|
|
|
|
"usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
|
2013-10-18 11:49:06 +00:00
|
|
|
"netdev=eth0\0" \
|
|
|
|
"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
|
|
|
|
"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
|
|
|
|
"tftpflash=tftpboot $loadaddr $uboot && " \
|
|
|
|
"protect off $ubootaddr +$filesize && " \
|
|
|
|
"erase $ubootaddr +$filesize && " \
|
|
|
|
"cp.b $loadaddr $ubootaddr $filesize && " \
|
|
|
|
"protect on $ubootaddr +$filesize && " \
|
|
|
|
"cmp.b $loadaddr $ubootaddr $filesize\0" \
|
|
|
|
"consoledev=ttyS0\0" \
|
|
|
|
"ramdiskaddr=2000000\0" \
|
2014-03-31 06:16:34 +00:00
|
|
|
"ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
|
2016-07-19 22:52:06 +00:00
|
|
|
"fdtaddr=1e00000\0" \
|
2014-03-31 06:16:34 +00:00
|
|
|
"fdtfile=" __stringify(FDTFILE) "\0" \
|
2014-05-15 00:33:45 +00:00
|
|
|
"bdev=sda3\0"
|
2013-10-18 11:49:06 +00:00
|
|
|
|
|
|
|
#include <asm/fsl_secure_boot.h>
|
2016-01-22 11:07:22 +00:00
|
|
|
|
2013-10-18 11:49:06 +00:00
|
|
|
#endif /* __CONFIG_H */
|