2015-10-26 11:47:50 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2015, Freescale Semiconductor
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
|
|
|
|
#define _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
|
|
|
|
|
|
|
|
#include <fsl_ddrc_version.h>
|
|
|
|
|
2016-09-07 09:56:09 +00:00
|
|
|
#define CONFIG_STANDALONE_LOAD_ADDR 0x80300000
|
|
|
|
|
2015-10-26 11:47:50 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN4
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
|
|
|
|
#endif
|
2016-06-03 13:11:31 +00:00
|
|
|
|
2016-08-26 10:30:39 +00:00
|
|
|
#ifdef CONFIG_LS1012A
|
|
|
|
#define CONFIG_SYS_FSL_MMDC /* Freescale MMDC driver */
|
|
|
|
#else
|
2015-10-26 11:47:50 +00:00
|
|
|
#define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
|
|
|
|
#define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
|
2016-06-03 13:11:31 +00:00
|
|
|
#endif
|
2015-10-26 11:47:50 +00:00
|
|
|
|
2015-12-04 19:57:08 +00:00
|
|
|
/*
|
|
|
|
* Reserve secure memory
|
|
|
|
* To be aligned with MMU block size
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_MEM_RESERVE_SECURE (2048 * 1024) /* 2MB */
|
|
|
|
|
2016-04-04 18:41:26 +00:00
|
|
|
#ifdef CONFIG_LS2080A
|
2015-10-26 11:47:50 +00:00
|
|
|
#define CONFIG_MAX_CPUS 16
|
|
|
|
#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
|
2015-11-09 11:12:20 +00:00
|
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 3
|
2016-04-04 18:41:26 +00:00
|
|
|
#define CONFIG_SYS_FSL_HAS_DP_DDR /* Runtime check to confirm */
|
2015-10-26 11:47:50 +00:00
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
|
|
|
|
#define SRDS_MAX_LANES 8
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_1
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_2
|
|
|
|
#define CONFIG_SYS_PAGE_SIZE 0x10000
|
|
|
|
#ifndef L1_CACHE_BYTES
|
|
|
|
#define L1_CACHE_SHIFT 6
|
|
|
|
#define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
|
|
|
|
#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00200000 /* 2M */
|
|
|
|
|
|
|
|
/* DDR */
|
|
|
|
#define CONFIG_SYS_FSL_DDR_LE
|
|
|
|
#define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
|
|
|
|
#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_CCSR_GUR_LE
|
|
|
|
#define CONFIG_SYS_FSL_CCSR_SCFG_LE
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_LE
|
|
|
|
#define CONFIG_SYS_FSL_IFC_LE
|
2015-11-11 09:58:34 +00:00
|
|
|
#define CONFIG_SYS_FSL_PEX_LUT_LE
|
2015-10-26 11:47:50 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
|
|
|
|
|
|
|
|
/* Generic Interrupt Controller Definitions */
|
|
|
|
#define GICD_BASE 0x06000000
|
|
|
|
#define GICR_BASE 0x06100000
|
|
|
|
|
|
|
|
/* SMMU Defintions */
|
|
|
|
#define SMMU_BASE 0x05000000 /* GR0 Base */
|
|
|
|
|
2016-03-23 10:54:32 +00:00
|
|
|
/* SFP */
|
|
|
|
#define CONFIG_SYS_FSL_SFP_VER_3_4
|
|
|
|
#define CONFIG_SYS_FSL_SFP_LE
|
2016-03-23 10:54:33 +00:00
|
|
|
#define CONFIG_SYS_FSL_SRK_LE
|
|
|
|
|
|
|
|
/* SEC */
|
|
|
|
#define CONFIG_SYS_FSL_SEC_LE
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 5
|
|
|
|
|
|
|
|
/* Security Monitor */
|
|
|
|
#define CONFIG_SYS_FSL_SEC_MON_LE
|
|
|
|
|
2016-03-23 10:54:34 +00:00
|
|
|
/* Secure Boot */
|
|
|
|
#define CONFIG_ESBC_HDR_LS
|
2016-03-23 10:54:32 +00:00
|
|
|
|
2016-03-23 10:54:39 +00:00
|
|
|
/* DCFG - GUR */
|
|
|
|
#define CONFIG_SYS_FSL_CCSR_GUR_LE
|
|
|
|
|
2015-10-26 11:47:50 +00:00
|
|
|
/* Cache Coherent Interconnect */
|
|
|
|
#define CCI_MN_BASE 0x04000000
|
|
|
|
#define CCI_MN_RNF_NODEID_LIST 0x180
|
|
|
|
#define CCI_MN_DVM_DOMAIN_CTL 0x200
|
|
|
|
#define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
|
|
|
|
|
2015-11-04 17:53:10 +00:00
|
|
|
#define CCI_HN_F_0_BASE (CCI_MN_BASE + 0x200000)
|
|
|
|
#define CCI_HN_F_1_BASE (CCI_MN_BASE + 0x210000)
|
|
|
|
#define CCN_HN_F_SAM_CTL 0x8 /* offset on base HN_F base */
|
|
|
|
#define CCN_HN_F_SAM_NODEID_MASK 0x7f
|
|
|
|
#define CCN_HN_F_SAM_NODEID_DDR0 0x4
|
|
|
|
#define CCN_HN_F_SAM_NODEID_DDR1 0xe
|
|
|
|
|
2015-10-26 11:47:50 +00:00
|
|
|
#define CCI_RN_I_0_BASE (CCI_MN_BASE + 0x800000)
|
|
|
|
#define CCI_RN_I_2_BASE (CCI_MN_BASE + 0x820000)
|
|
|
|
#define CCI_RN_I_6_BASE (CCI_MN_BASE + 0x860000)
|
|
|
|
#define CCI_RN_I_12_BASE (CCI_MN_BASE + 0x8C0000)
|
|
|
|
#define CCI_RN_I_16_BASE (CCI_MN_BASE + 0x900000)
|
|
|
|
#define CCI_RN_I_20_BASE (CCI_MN_BASE + 0x940000)
|
|
|
|
|
|
|
|
#define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
|
|
|
|
#define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
|
|
|
|
#define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
|
|
|
|
|
2016-01-25 06:38:45 +00:00
|
|
|
#define CCI_AUX_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x0500)
|
|
|
|
|
2015-10-26 11:47:50 +00:00
|
|
|
/* TZ Protection Controller Definitions */
|
|
|
|
#define TZPC_BASE 0x02200000
|
|
|
|
#define TZPCR0SIZE_BASE (TZPC_BASE)
|
|
|
|
#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
|
|
|
|
#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
|
|
|
|
#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
|
|
|
|
#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
|
|
|
|
#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
|
|
|
|
#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
|
|
|
|
#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
|
|
|
|
#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
|
|
|
|
#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
|
|
|
|
|
2015-11-05 06:30:14 +00:00
|
|
|
#define DCSR_CGACRE5 0x700070914ULL
|
|
|
|
#define EPU_EPCMPR5 0x700060914ULL
|
|
|
|
#define EPU_EPCCR5 0x700060814ULL
|
|
|
|
#define EPU_EPSMCR5 0x700060228ULL
|
|
|
|
#define EPU_EPECR5 0x700060314ULL
|
|
|
|
#define EPU_EPCTR5 0x700060a14ULL
|
|
|
|
#define EPU_EPGCR 0x700060000ULL
|
|
|
|
|
2015-10-26 11:47:50 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008336
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008511
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008514
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008585
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008751
|
2015-11-05 06:30:14 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009635
|
2015-12-16 08:45:41 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009663
|
2016-03-16 05:50:23 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009801
|
2016-03-10 09:36:57 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009803
|
2016-01-06 03:26:51 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009942
|
2016-05-10 08:03:47 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A010165
|
2015-12-16 08:45:41 +00:00
|
|
|
|
2016-01-27 12:39:32 +00:00
|
|
|
/* ARM A57 CORE ERRATA */
|
2016-01-29 11:10:08 +00:00
|
|
|
#define CONFIG_ARM_ERRATA_826974
|
|
|
|
#define CONFIG_ARM_ERRATA_828024
|
2016-01-27 12:39:32 +00:00
|
|
|
#define CONFIG_ARM_ERRATA_829520
|
|
|
|
#define CONFIG_ARM_ERRATA_833471
|
|
|
|
|
2016-04-29 12:17:59 +00:00
|
|
|
#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
|
2016-07-05 08:01:53 +00:00
|
|
|
#elif defined(CONFIG_FSL_LSCH2)
|
2015-10-26 11:47:51 +00:00
|
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 1
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 5
|
|
|
|
#define CONFIG_SYS_FSL_OCRAM_BASE 0x10000000 /* initial RAM */
|
2016-07-05 08:01:53 +00:00
|
|
|
#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00200000 /* 2M */
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0x01000000
|
2015-10-26 11:47:51 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_CCSR_SCFG_BE
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_BE
|
|
|
|
#define CONFIG_SYS_FSL_WDOG_BE
|
|
|
|
#define CONFIG_SYS_FSL_DSPI_BE
|
|
|
|
#define CONFIG_SYS_FSL_QSPI_BE
|
2016-07-05 08:01:53 +00:00
|
|
|
#define CONFIG_SYS_FSL_CCSR_GUR_BE
|
2015-11-11 09:58:34 +00:00
|
|
|
#define CONFIG_SYS_FSL_PEX_LUT_BE
|
2016-07-05 08:01:53 +00:00
|
|
|
#define CONFIG_SYS_FSL_SEC_BE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_1
|
2016-08-02 11:03:27 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A010315
|
2016-07-05 08:01:53 +00:00
|
|
|
/* SoC related */
|
|
|
|
#ifdef CONFIG_LS1043A
|
|
|
|
#define CONFIG_MAX_CPUS 4
|
|
|
|
#define CONFIG_SYS_FMAN_V3
|
|
|
|
#define CONFIG_SYS_NUM_FMAN 1
|
|
|
|
#define CONFIG_SYS_NUM_FM1_DTSEC 7
|
|
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 1
|
|
|
|
#define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
|
|
|
|
#define CONFIG_SYS_FSL_DDR_BE
|
|
|
|
#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
|
|
|
|
#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
|
2015-10-26 11:47:51 +00:00
|
|
|
|
|
|
|
#define QE_MURAM_SIZE 0x6000UL
|
|
|
|
#define MAX_QE_RISC 1
|
|
|
|
#define QE_NUM_OF_SNUM 28
|
|
|
|
|
2016-07-05 08:01:53 +00:00
|
|
|
#define CONFIG_SYS_FSL_IFC_BE
|
2015-10-26 11:47:51 +00:00
|
|
|
#define CONFIG_SYS_FSL_SFP_VER_3_2
|
2015-12-08 08:24:29 +00:00
|
|
|
#define CONFIG_SYS_FSL_SEC_MON_BE
|
2015-10-26 11:47:51 +00:00
|
|
|
#define CONFIG_SYS_FSL_SFP_BE
|
|
|
|
#define CONFIG_SYS_FSL_SRK_LE
|
|
|
|
#define CONFIG_KEY_REVOCATION
|
|
|
|
|
|
|
|
/* SMMU Defintions */
|
|
|
|
#define SMMU_BASE 0x09000000
|
|
|
|
|
|
|
|
/* Generic Interrupt Controller Definitions */
|
|
|
|
#define GICD_BASE 0x01401000
|
|
|
|
#define GICC_BASE 0x01402000
|
|
|
|
|
2016-04-07 08:22:21 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008850
|
2015-12-16 08:45:41 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009663
|
2015-12-07 08:58:54 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009929
|
2016-01-29 08:56:01 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009942
|
2016-02-02 03:28:03 +00:00
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009660
|
2016-04-29 12:17:59 +00:00
|
|
|
#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
|
2016-06-03 13:11:31 +00:00
|
|
|
#elif defined(CONFIG_LS1012A)
|
|
|
|
#define CONFIG_MAX_CPUS 1
|
|
|
|
#undef CONFIG_SYS_FSL_DDRC_ARM_GEN3
|
|
|
|
|
|
|
|
#define GICD_BASE 0x01401000
|
|
|
|
#define GICC_BASE 0x01402000
|
2016-07-05 08:01:55 +00:00
|
|
|
#elif defined(CONFIG_LS1046A)
|
|
|
|
#define CONFIG_MAX_CPUS 4
|
|
|
|
#define CONFIG_SYS_FMAN_V3
|
|
|
|
#define CONFIG_SYS_NUM_FMAN 1
|
|
|
|
#define CONFIG_SYS_NUM_FM1_DTSEC 8
|
|
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 2
|
|
|
|
#define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
|
|
|
|
#define CONFIG_SYS_FSL_DDR_BE
|
|
|
|
#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
|
|
|
|
#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_2
|
|
|
|
#define CONFIG_SYS_FSL_IFC_BE
|
|
|
|
#define CONFIG_SYS_FSL_SFP_VER_3_2
|
|
|
|
#define CONFIG_SYS_FSL_SNVS_LE
|
|
|
|
#define CONFIG_SYS_FSL_SFP_BE
|
|
|
|
#define CONFIG_SYS_FSL_SRK_LE
|
|
|
|
#define CONFIG_KEY_REVOCATION
|
|
|
|
|
|
|
|
/* SMMU Defintions */
|
|
|
|
#define SMMU_BASE 0x09000000
|
|
|
|
|
|
|
|
/* Generic Interrupt Controller Definitions */
|
|
|
|
#define GICD_BASE 0x01410000
|
|
|
|
#define GICC_BASE 0x01420000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
|
2016-09-07 09:56:11 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008511
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009801
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009803
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009942
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A010165
|
2015-10-26 11:47:50 +00:00
|
|
|
#else
|
|
|
|
#error SoC not defined
|
|
|
|
#endif
|
2016-07-05 08:01:53 +00:00
|
|
|
#endif
|
2015-10-26 11:47:50 +00:00
|
|
|
|
|
|
|
#endif /* _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_ */
|