2014-07-30 05:08:14 +00:00
|
|
|
menu "x86 architecture"
|
|
|
|
depends on X86
|
|
|
|
|
|
|
|
config SYS_ARCH
|
|
|
|
default "x86"
|
|
|
|
|
2014-10-23 16:30:43 +00:00
|
|
|
config USE_PRIVATE_LIBGCC
|
|
|
|
default y
|
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
choice
|
|
|
|
prompt "Target select"
|
|
|
|
|
|
|
|
config TARGET_COREBOOT
|
|
|
|
bool "Support coreboot"
|
2014-11-13 05:42:07 +00:00
|
|
|
help
|
|
|
|
This target is used for running U-Boot on top of Coreboot. In
|
|
|
|
this case Coreboot does the early inititalisation, and U-Boot
|
|
|
|
takes over once the RAM, video and CPU are fully running.
|
|
|
|
U-Boot is loaded as a fallback payload from Coreboot, in
|
|
|
|
Coreboot terminology. This method was used for the Chromebook
|
|
|
|
Pixel when launched.
|
|
|
|
|
|
|
|
config TARGET_CHROMEBOOK_LINK
|
|
|
|
bool "Support Chromebook link"
|
|
|
|
help
|
|
|
|
This is the Chromebook Pixel released in 2013. It uses an Intel
|
|
|
|
i5 Ivybridge which is a die-shrink of Sandybridge, with 4GB of
|
|
|
|
SDRAM. It has a Panther Point platform controller hub, PCIe
|
|
|
|
WiFi and Bluetooth. It also includes a 720p webcam, USB SD
|
|
|
|
reader, microphone and speakers, display port and 32GB SATA
|
|
|
|
solid state drive. There is a Chrome OS EC connected on LPC,
|
|
|
|
and it provides a 2560x1700 high resolution touch-enabled LCD
|
|
|
|
display.
|
2014-07-30 05:08:14 +00:00
|
|
|
|
|
|
|
endchoice
|
|
|
|
|
2014-11-13 05:42:10 +00:00
|
|
|
config RAMBASE
|
|
|
|
hex
|
|
|
|
default 0x100000
|
|
|
|
|
|
|
|
config RAMTOP
|
|
|
|
hex
|
|
|
|
default 0x200000
|
|
|
|
|
|
|
|
config XIP_ROM_SIZE
|
|
|
|
hex
|
|
|
|
default 0x10000
|
|
|
|
|
|
|
|
config CPU_ADDR_BITS
|
|
|
|
int
|
|
|
|
default 36
|
|
|
|
|
2014-11-13 05:42:28 +00:00
|
|
|
config HPET_ADDRESS
|
|
|
|
hex
|
|
|
|
default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
|
|
|
|
|
|
|
|
config SMM_TSEG
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
|
|
|
config SMM_TSEG_SIZE
|
|
|
|
hex
|
|
|
|
|
2014-11-13 05:42:08 +00:00
|
|
|
config ROM_SIZE
|
|
|
|
hex
|
|
|
|
default 0x800000
|
|
|
|
|
|
|
|
config HAVE_INTEL_ME
|
|
|
|
bool "Platform requires Intel Management Engine"
|
|
|
|
help
|
|
|
|
Newer higher-end devices have an Intel Management Engine (ME)
|
|
|
|
which is a very large binary blob (typically 1.5MB) which is
|
|
|
|
required for the platform to work. This enforces a particular
|
|
|
|
SPI flash format. You will need to supply the me.bin file in
|
|
|
|
your board directory.
|
|
|
|
|
2014-11-13 05:42:28 +00:00
|
|
|
config X86_RAMTEST
|
|
|
|
bool "Perform a simple RAM test after SDRAM initialisation"
|
|
|
|
help
|
|
|
|
If there is something wrong with SDRAM then the platform will
|
|
|
|
often crash within U-Boot or the kernel. This option enables a
|
|
|
|
very simple RAM test that quickly checks whether the SDRAM seems
|
|
|
|
to work correctly. It is not exhaustive but can save time by
|
|
|
|
detecting obvious failures.
|
|
|
|
|
2014-11-13 05:42:07 +00:00
|
|
|
source "arch/x86/cpu/ivybridge/Kconfig"
|
|
|
|
|
2014-11-13 05:42:29 +00:00
|
|
|
source "board/coreboot/coreboot/Kconfig"
|
2014-07-30 05:08:14 +00:00
|
|
|
|
2014-11-13 05:42:07 +00:00
|
|
|
source "board/google/chromebook_link/Kconfig"
|
|
|
|
|
2014-07-30 05:08:14 +00:00
|
|
|
endmenu
|