2008-12-14 08:47:15 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2008
|
|
|
|
* Texas Instruments, <www.ti.com>
|
|
|
|
*
|
|
|
|
* Author :
|
|
|
|
* Manikandan Pillai <mani.pillai@ti.com>
|
|
|
|
*
|
|
|
|
* Derived from Beagle Board and 3430 SDP code by
|
|
|
|
* Richard Woodruff <r-woodruff2@ti.com>
|
|
|
|
* Syed Mohammed Khasim <khasim@ti.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2008-12-14 08:47:15 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/mem.h> /* get mem tables */
|
|
|
|
#include <asm/arch/sys_proto.h>
|
2014-10-08 20:57:57 +00:00
|
|
|
#include <asm/bootm.h>
|
2017-06-02 15:00:00 +00:00
|
|
|
#include <asm/omap_common.h>
|
2014-10-08 20:57:57 +00:00
|
|
|
|
2008-12-14 08:47:15 +00:00
|
|
|
#include <i2c.h>
|
2012-01-05 02:03:22 +00:00
|
|
|
#include <linux/compiler.h>
|
2008-12-14 08:47:15 +00:00
|
|
|
|
|
|
|
extern omap3_sysinfo sysinfo;
|
2009-08-08 07:30:21 +00:00
|
|
|
static struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
|
2011-07-18 13:12:24 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_DISPLAY_CPUINFO
|
2009-04-27 15:57:54 +00:00
|
|
|
static char *rev_s[CPU_3XX_MAX_REV] = {
|
|
|
|
"1.0",
|
|
|
|
"2.0",
|
|
|
|
"2.1",
|
|
|
|
"3.0",
|
2010-08-17 21:39:34 +00:00
|
|
|
"3.1",
|
|
|
|
"UNKNOWN",
|
|
|
|
"UNKNOWN",
|
|
|
|
"3.1.2"};
|
2008-12-14 08:47:15 +00:00
|
|
|
|
2011-09-04 18:11:17 +00:00
|
|
|
/* this is the revision table for 37xx CPUs */
|
|
|
|
static char *rev_s_37xx[CPU_37XX_MAX_REV] = {
|
|
|
|
"1.0",
|
|
|
|
"1.1",
|
|
|
|
"1.2"};
|
2011-09-23 05:29:45 +00:00
|
|
|
#endif /* CONFIG_DISPLAY_CPUINFO */
|
2011-09-04 18:11:17 +00:00
|
|
|
|
2015-08-27 17:37:09 +00:00
|
|
|
void omap_die_id(unsigned int *die_id)
|
2014-03-28 16:00:05 +00:00
|
|
|
{
|
|
|
|
struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
|
|
|
|
|
2015-08-27 17:37:09 +00:00
|
|
|
die_id[0] = readl(&id_base->die_id_0);
|
|
|
|
die_id[1] = readl(&id_base->die_id_1);
|
|
|
|
die_id[2] = readl(&id_base->die_id_2);
|
|
|
|
die_id[3] = readl(&id_base->die_id_3);
|
2014-03-28 16:00:05 +00:00
|
|
|
}
|
|
|
|
|
2009-02-12 17:55:42 +00:00
|
|
|
/******************************************
|
|
|
|
* get_cpu_type(void) - extract cpu info
|
|
|
|
******************************************/
|
|
|
|
u32 get_cpu_type(void)
|
|
|
|
{
|
|
|
|
return readl(&ctrl_base->ctrl_omap_stat);
|
|
|
|
}
|
|
|
|
|
2008-12-14 08:47:15 +00:00
|
|
|
/******************************************
|
2010-08-17 21:39:34 +00:00
|
|
|
* get_cpu_id(void) - extract cpu id
|
|
|
|
* returns 0 for ES1.0, cpuid otherwise
|
2008-12-14 08:47:15 +00:00
|
|
|
******************************************/
|
2010-08-17 21:39:34 +00:00
|
|
|
u32 get_cpu_id(void)
|
2008-12-14 08:47:15 +00:00
|
|
|
{
|
2009-08-08 07:30:21 +00:00
|
|
|
struct ctrl_id *id_base;
|
2010-08-17 21:39:34 +00:00
|
|
|
u32 cpuid = 0;
|
2008-12-14 08:47:15 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* On ES1.0 the IDCODE register is not exposed on L4
|
2009-04-27 15:57:54 +00:00
|
|
|
* so using CPU ID to differentiate between ES1.0 and > ES1.0.
|
2008-12-14 08:47:15 +00:00
|
|
|
*/
|
|
|
|
__asm__ __volatile__("mrc p15, 0, %0, c0, c0, 0":"=r"(cpuid));
|
2010-08-17 21:39:34 +00:00
|
|
|
if ((cpuid & 0xf) == 0x0) {
|
|
|
|
return 0;
|
|
|
|
} else {
|
2009-04-27 15:57:54 +00:00
|
|
|
/* Decode the IDs on > ES1.0 */
|
2009-08-08 07:30:21 +00:00
|
|
|
id_base = (struct ctrl_id *) OMAP34XX_ID_L4_IO_BASE;
|
2008-12-14 08:47:15 +00:00
|
|
|
|
2010-08-17 21:39:34 +00:00
|
|
|
cpuid = readl(&id_base->idcode);
|
|
|
|
}
|
2009-04-27 15:57:54 +00:00
|
|
|
|
2010-08-17 21:39:34 +00:00
|
|
|
return cpuid;
|
|
|
|
}
|
2009-04-27 15:57:54 +00:00
|
|
|
|
2010-08-17 21:39:34 +00:00
|
|
|
/******************************************
|
|
|
|
* get_cpu_family(void) - extract cpu info
|
|
|
|
******************************************/
|
|
|
|
u32 get_cpu_family(void)
|
|
|
|
{
|
|
|
|
u16 hawkeye;
|
|
|
|
u32 cpu_family;
|
|
|
|
u32 cpuid = get_cpu_id();
|
|
|
|
|
|
|
|
if (cpuid == 0)
|
|
|
|
return CPU_OMAP34XX;
|
|
|
|
|
|
|
|
hawkeye = (cpuid >> HAWKEYE_SHIFT) & 0xffff;
|
|
|
|
switch (hawkeye) {
|
|
|
|
case HAWKEYE_OMAP34XX:
|
|
|
|
cpu_family = CPU_OMAP34XX;
|
|
|
|
break;
|
|
|
|
case HAWKEYE_AM35XX:
|
|
|
|
cpu_family = CPU_AM35XX;
|
|
|
|
break;
|
|
|
|
case HAWKEYE_OMAP36XX:
|
|
|
|
cpu_family = CPU_OMAP36XX;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cpu_family = CPU_OMAP34XX;
|
2009-04-27 15:57:54 +00:00
|
|
|
}
|
2010-08-17 21:39:34 +00:00
|
|
|
|
|
|
|
return cpu_family;
|
|
|
|
}
|
|
|
|
|
|
|
|
/******************************************
|
|
|
|
* get_cpu_rev(void) - extract version info
|
|
|
|
******************************************/
|
|
|
|
u32 get_cpu_rev(void)
|
|
|
|
{
|
|
|
|
u32 cpuid = get_cpu_id();
|
|
|
|
|
|
|
|
if (cpuid == 0)
|
|
|
|
return CPU_3XX_ES10;
|
|
|
|
else
|
|
|
|
return (cpuid >> CPU_3XX_ID_SHIFT) & 0xf;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*****************************************************************
|
|
|
|
* get_sku_id(void) - read sku_id to get info on max clock rate
|
|
|
|
*****************************************************************/
|
|
|
|
u32 get_sku_id(void)
|
|
|
|
{
|
|
|
|
struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
|
|
|
|
return readl(&id_base->sku_id) & SKUID_CLK_MASK;
|
2008-12-14 08:47:15 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/***************************************************************************
|
|
|
|
* get_gpmc0_base() - Return current address hardware will be
|
|
|
|
* fetching from. The below effectively gives what is correct, its a bit
|
|
|
|
* mis-leading compared to the TRM. For the most general case the mask
|
|
|
|
* needs to be also taken into account this does work in practice.
|
|
|
|
* - for u-boot we currently map:
|
|
|
|
* -- 0 to nothing,
|
|
|
|
* -- 4 to flash
|
|
|
|
* -- 8 to enent
|
|
|
|
* -- c to wifi
|
|
|
|
****************************************************************************/
|
|
|
|
u32 get_gpmc0_base(void)
|
|
|
|
{
|
|
|
|
u32 b;
|
|
|
|
|
2009-08-08 07:30:22 +00:00
|
|
|
b = readl(&gpmc_cfg->cs[0].config7);
|
2008-12-14 08:47:15 +00:00
|
|
|
b &= 0x1F; /* keep base [5:0] */
|
|
|
|
b = b << 24; /* ret 0x0b000000 */
|
|
|
|
return b;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*******************************************************************
|
|
|
|
* get_gpmc0_width() - See if bus is in x8 or x16 (mainly for nand)
|
|
|
|
*******************************************************************/
|
|
|
|
u32 get_gpmc0_width(void)
|
|
|
|
{
|
|
|
|
return WIDTH_16BIT;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*************************************************************************
|
|
|
|
* get_board_rev() - setup to pass kernel board revision information
|
|
|
|
* returns:(bit[0-3] sub version, higher bit[7-4] is higher version)
|
|
|
|
*************************************************************************/
|
2015-07-16 13:10:20 +00:00
|
|
|
#ifdef CONFIG_REVISION_TAG
|
2012-01-05 02:03:22 +00:00
|
|
|
u32 __weak get_board_rev(void)
|
2008-12-14 08:47:15 +00:00
|
|
|
{
|
|
|
|
return 0x20;
|
|
|
|
}
|
2015-07-16 13:10:20 +00:00
|
|
|
#endif
|
2008-12-14 08:47:15 +00:00
|
|
|
|
|
|
|
/********************************************************
|
|
|
|
* get_base(); get upper addr of current execution
|
|
|
|
*******************************************************/
|
2014-10-08 20:57:41 +00:00
|
|
|
static u32 get_base(void)
|
2008-12-14 08:47:15 +00:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
__asm__ __volatile__("mov %0, pc \n":"=r"(val)::"memory");
|
|
|
|
val &= 0xF0000000;
|
|
|
|
val >>= 28;
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
/********************************************************
|
|
|
|
* is_running_in_flash() - tell if currently running in
|
|
|
|
* FLASH.
|
|
|
|
*******************************************************/
|
|
|
|
u32 is_running_in_flash(void)
|
|
|
|
{
|
|
|
|
if (get_base() < 4)
|
|
|
|
return 1; /* in FLASH */
|
|
|
|
|
|
|
|
return 0; /* running in SRAM or SDRAM */
|
|
|
|
}
|
|
|
|
|
|
|
|
/********************************************************
|
|
|
|
* is_running_in_sram() - tell if currently running in
|
|
|
|
* SRAM.
|
|
|
|
*******************************************************/
|
|
|
|
u32 is_running_in_sram(void)
|
|
|
|
{
|
|
|
|
if (get_base() == 4)
|
|
|
|
return 1; /* in SRAM */
|
|
|
|
|
|
|
|
return 0; /* running in FLASH or SDRAM */
|
|
|
|
}
|
|
|
|
|
|
|
|
/********************************************************
|
|
|
|
* is_running_in_sdram() - tell if currently running in
|
|
|
|
* SDRAM.
|
|
|
|
*******************************************************/
|
|
|
|
u32 is_running_in_sdram(void)
|
|
|
|
{
|
|
|
|
if (get_base() > 4)
|
|
|
|
return 1; /* in SDRAM */
|
|
|
|
|
|
|
|
return 0; /* running in SRAM or FLASH */
|
|
|
|
}
|
|
|
|
|
|
|
|
/***************************************************************
|
|
|
|
* get_boot_type() - Is this an XIP type device or a stream one
|
|
|
|
* bits 4-0 specify type. Bit 5 says mem/perif
|
|
|
|
***************************************************************/
|
|
|
|
u32 get_boot_type(void)
|
|
|
|
{
|
|
|
|
return (readl(&ctrl_base->status) & SYSBOOT_MASK);
|
|
|
|
}
|
|
|
|
|
2009-04-27 15:57:27 +00:00
|
|
|
#ifdef CONFIG_DISPLAY_CPUINFO
|
|
|
|
/**
|
|
|
|
* Print CPU information
|
|
|
|
*/
|
|
|
|
int print_cpuinfo (void)
|
|
|
|
{
|
2010-08-17 21:39:34 +00:00
|
|
|
char *cpu_family_s, *cpu_s, *sec_s, *max_clk;
|
|
|
|
|
|
|
|
switch (get_cpu_family()) {
|
|
|
|
case CPU_OMAP34XX:
|
|
|
|
cpu_family_s = "OMAP";
|
|
|
|
switch (get_cpu_type()) {
|
|
|
|
case OMAP3503:
|
|
|
|
cpu_s = "3503";
|
|
|
|
break;
|
|
|
|
case OMAP3515:
|
|
|
|
cpu_s = "3515";
|
|
|
|
break;
|
|
|
|
case OMAP3525:
|
|
|
|
cpu_s = "3525";
|
|
|
|
break;
|
|
|
|
case OMAP3530:
|
|
|
|
cpu_s = "3530";
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cpu_s = "35XX";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if ((get_cpu_rev() >= CPU_3XX_ES31) &&
|
|
|
|
(get_sku_id() == SKUID_CLK_720MHZ))
|
2013-04-10 12:12:17 +00:00
|
|
|
max_clk = "720 MHz";
|
2010-08-17 21:39:34 +00:00
|
|
|
else
|
2013-04-10 12:12:17 +00:00
|
|
|
max_clk = "600 MHz";
|
2009-04-27 15:57:27 +00:00
|
|
|
|
|
|
|
break;
|
2010-08-17 21:39:34 +00:00
|
|
|
case CPU_AM35XX:
|
|
|
|
cpu_family_s = "AM";
|
|
|
|
switch (get_cpu_type()) {
|
|
|
|
case AM3505:
|
|
|
|
cpu_s = "3505";
|
|
|
|
break;
|
|
|
|
case AM3517:
|
|
|
|
cpu_s = "3517";
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cpu_s = "35XX";
|
|
|
|
break;
|
|
|
|
}
|
2017-01-20 13:03:15 +00:00
|
|
|
max_clk = "600 MHz";
|
2009-04-27 15:57:27 +00:00
|
|
|
break;
|
2010-08-17 21:39:34 +00:00
|
|
|
case CPU_OMAP36XX:
|
|
|
|
switch (get_cpu_type()) {
|
2017-01-20 13:03:52 +00:00
|
|
|
case AM3703:
|
|
|
|
cpu_family_s = "AM";
|
|
|
|
cpu_s = "3703";
|
|
|
|
max_clk = "800 MHz";
|
|
|
|
break;
|
|
|
|
case AM3703_1GHZ:
|
|
|
|
cpu_family_s = "AM";
|
|
|
|
cpu_s = "3703";
|
|
|
|
max_clk = "1 GHz";
|
|
|
|
break;
|
|
|
|
case AM3715:
|
|
|
|
cpu_family_s = "AM";
|
|
|
|
cpu_s = "3715";
|
|
|
|
max_clk = "800 MHz";
|
|
|
|
break;
|
|
|
|
case AM3715_1GHZ:
|
|
|
|
cpu_family_s = "AM";
|
|
|
|
cpu_s = "3715";
|
|
|
|
max_clk = "1 GHz";
|
|
|
|
break;
|
|
|
|
case OMAP3725:
|
|
|
|
cpu_family_s = "OMAP";
|
|
|
|
cpu_s = "3625/3725";
|
|
|
|
max_clk = "800 MHz";
|
|
|
|
break;
|
|
|
|
case OMAP3725_1GHZ:
|
|
|
|
cpu_family_s = "OMAP";
|
|
|
|
cpu_s = "3625/3725";
|
|
|
|
max_clk = "1 GHz";
|
|
|
|
break;
|
2010-08-17 21:39:34 +00:00
|
|
|
case OMAP3730:
|
2017-01-20 13:03:52 +00:00
|
|
|
cpu_family_s = "OMAP";
|
2010-08-17 21:39:34 +00:00
|
|
|
cpu_s = "3630/3730";
|
2017-01-20 13:03:52 +00:00
|
|
|
max_clk = "800 MHz";
|
|
|
|
break;
|
|
|
|
case OMAP3730_1GHZ:
|
|
|
|
cpu_family_s = "OMAP";
|
|
|
|
cpu_s = "3630/3730";
|
|
|
|
max_clk = "1 GHz";
|
2010-08-17 21:39:34 +00:00
|
|
|
break;
|
|
|
|
default:
|
2017-01-20 13:03:52 +00:00
|
|
|
cpu_family_s = "OMAP/AM";
|
2010-08-17 21:39:34 +00:00
|
|
|
cpu_s = "36XX/37XX";
|
2017-01-20 13:03:52 +00:00
|
|
|
max_clk = "1 GHz";
|
2010-08-17 21:39:34 +00:00
|
|
|
break;
|
|
|
|
}
|
2017-01-20 13:03:52 +00:00
|
|
|
|
2009-04-27 15:57:27 +00:00
|
|
|
break;
|
|
|
|
default:
|
2010-08-17 21:39:34 +00:00
|
|
|
cpu_family_s = "OMAP";
|
2009-04-27 15:57:27 +00:00
|
|
|
cpu_s = "35XX";
|
2017-01-20 13:03:15 +00:00
|
|
|
max_clk = "600 MHz";
|
2009-04-27 15:57:27 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
switch (get_device_type()) {
|
|
|
|
case TST_DEVICE:
|
|
|
|
sec_s = "TST";
|
|
|
|
break;
|
|
|
|
case EMU_DEVICE:
|
|
|
|
sec_s = "EMU";
|
|
|
|
break;
|
|
|
|
case HS_DEVICE:
|
|
|
|
sec_s = "HS";
|
|
|
|
break;
|
|
|
|
case GP_DEVICE:
|
|
|
|
sec_s = "GP";
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
sec_s = "?";
|
|
|
|
}
|
|
|
|
|
2011-09-04 18:11:17 +00:00
|
|
|
if (CPU_OMAP36XX == get_cpu_family())
|
2013-07-08 13:21:34 +00:00
|
|
|
printf("%s%s-%s ES%s, CPU-OPP2, L3-200MHz, Max CPU Clock %s\n",
|
|
|
|
cpu_family_s, cpu_s, sec_s,
|
|
|
|
rev_s_37xx[get_cpu_rev()], max_clk);
|
2011-09-04 18:11:17 +00:00
|
|
|
else
|
|
|
|
printf("%s%s-%s ES%s, CPU-OPP2, L3-165MHz, Max CPU Clock %s\n",
|
2010-08-17 21:39:34 +00:00
|
|
|
cpu_family_s, cpu_s, sec_s,
|
|
|
|
rev_s[get_cpu_rev()], max_clk);
|
2009-04-27 15:57:27 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_DISPLAY_CPUINFO */
|