mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-27 13:33:40 +00:00
2b4ffbf6b4
This syncs drivers/ddr/marvell/a38x/ with the mv_ddr-armada-17.10 branch of https://github.com/MarvellEmbeddedProcessors/mv-ddr-marvell.git. The upstream code is incorporated omitting the ddr4 and apn806 and folding the nested a38x directory up one level. After that a semi-automated step is used to drop unused features with unifdef find drivers/ddr/marvell/a38x/ -name '*.[ch]' | \ xargs unifdef -m -UMV_DDR -UMV_DDR_ATF -UCONFIG_DDR4 \ -UCONFIG_APN806 -UCONFIG_MC_STATIC \ -UCONFIG_MC_STATIC_PRINT -UCONFIG_PHY_STATIC \ -UCONFIG_64BIT INTER_REGS_BASE is updated to be defined as SOC_REGS_PHY_BASE. Some now empty files are removed and the ternary license is replaced with a SPDX GPL-2.0+ identifier. Signed-off-by: Chris Packham <judge.packham@gmail.com> Signed-off-by: Stefan Roese <sr@denx.de>
57 lines
1.7 KiB
C
57 lines
1.7 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (C) Marvell International Ltd. and its affiliates
|
|
*/
|
|
|
|
#ifndef _DDR3_TRAINING_IP_BIST_H_
|
|
#define _DDR3_TRAINING_IP_BIST_H_
|
|
|
|
#include "ddr3_training_ip.h"
|
|
|
|
enum hws_bist_operation {
|
|
BIST_STOP = 0,
|
|
BIST_START = 1
|
|
};
|
|
|
|
enum hws_stress_jump {
|
|
STRESS_NONE = 0,
|
|
STRESS_ENABLE = 1
|
|
};
|
|
|
|
enum hws_pattern_duration {
|
|
DURATION_SINGLE = 0,
|
|
DURATION_STOP_AT_FAIL = 1,
|
|
DURATION_ADDRESS = 2,
|
|
DURATION_CONT = 4
|
|
};
|
|
|
|
struct bist_result {
|
|
u32 bist_error_cnt;
|
|
u32 bist_fail_low;
|
|
u32 bist_fail_high;
|
|
u32 bist_last_fail_addr;
|
|
};
|
|
|
|
int ddr3_tip_bist_read_result(u32 dev_num, u32 if_id,
|
|
struct bist_result *pst_bist_result);
|
|
int ddr3_tip_bist_activate(u32 dev_num, enum hws_pattern pattern,
|
|
enum hws_access_type access_type,
|
|
u32 if_num, enum hws_dir direction,
|
|
enum hws_stress_jump addr_stress_jump,
|
|
enum hws_pattern_duration duration,
|
|
enum hws_bist_operation oper_type,
|
|
u32 offset, u32 cs_num, u32 pattern_addr_length);
|
|
int hws_ddr3_run_bist(u32 dev_num, enum hws_pattern pattern, u32 *result,
|
|
u32 cs_num);
|
|
int ddr3_tip_run_sweep_test(int dev_num, u32 repeat_num, u32 direction,
|
|
u32 mode);
|
|
int ddr3_tip_run_leveling_sweep_test(int dev_num, u32 repeat_num,
|
|
u32 direction, u32 mode);
|
|
int ddr3_tip_print_regs(u32 dev_num);
|
|
int ddr3_tip_reg_dump(u32 dev_num);
|
|
int run_xsb_test(u32 dev_num, u32 mem_addr, u32 write_type, u32 read_type,
|
|
u32 burst_length);
|
|
int mv_ddr_dm_to_dq_diff_get(u8 adll_byte_high, u8 adll_byte_low, u8 *vw_vector,
|
|
int *delta_h_adll, int *delta_l_adll);
|
|
int mv_ddr_dm_vw_get(enum hws_pattern pattern, u32 cs, u8 *vw_vector);
|
|
#endif /* _DDR3_TRAINING_IP_BIST_H_ */
|