mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-02 09:30:10 +00:00
a7fdac7e2a
Includes DT definition for the following serdes protocols using various PHY cards: 85xx, 13xx, 65xx, 9999, 7777. Note that the default device tree for QDS now uses 85xx. Enabling any of the others requires patching the fsl-ls1028a-qds.dtsi file (the includes at the bottom of the file). The phy-handle is specified as a path rather than a label because it is possible to use the #include multiple times (meaning that more than one PHY riser card of one type is inserted), and therefore, there would be duplicate labels with the same name. LBRW means that the board needs lane B rework before using this dtsi. Signed-off-by: Alex Marginean <alexandru.marginean@nxp.com> Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com> Reviewed-by: Priyanka Jain <priyanka.jain@nxp.com>
29 lines
542 B
Text
29 lines
542 B
Text
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
|
/*
|
|
* Device tree fragment for RCW SCH-28021 card
|
|
*
|
|
* Copyright 2019-2021 NXP Semiconductors
|
|
*/
|
|
|
|
/*
|
|
* SCH-28021 is a QSGMII add-on card used with various FSL QDS boards.
|
|
* It integrates a VSC8514 quad PHY which supports 4 interfaces muxed on a
|
|
* single QSGMII lane.
|
|
* PHY addresses are 0x08 - 0x0b.
|
|
* On the card the first port is the top port (farthest from PEX connector).
|
|
*/
|
|
phy@08 {
|
|
reg = <0x08>;
|
|
};
|
|
|
|
phy@09 {
|
|
reg = <0x09>;
|
|
};
|
|
|
|
phy@0a {
|
|
reg = <0x0a>;
|
|
};
|
|
|
|
phy@0b {
|
|
reg = <0x0b>;
|
|
};
|