mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-11 15:37:23 +00:00
ARM: DRA7: Fixup DPLL clock rate fixup logic for newer kernels
The commit 1b42ab3eda
("ARM: DRA7: Fixup DSPEVE, IVA and GPU clock
frequencies based on OPP") updates the kernel device-tree blob to adjust
the DSP, IVA and GPU DPLL clocks based on a one-time OPP choice selected
in U-Boot. All these DPLL clocks are children of the cm_core_aon clocks
DT node.
The hierarchy of this clocks DT node has changed in newer Linux kernels
starting from v5.0, and this results in a failure in ft_fixup_clocks()
function to update the clock rates on these newer kernels. Fix this by
updating the lookup logic to look through both the newer and older
DT hierarchy paths for the cm_core_aon clocks node.
Signed-off-by: Suman Anna <s-anna@ti.com>
This commit is contained in:
parent
042dd8f2a6
commit
a517c1f62f
1 changed files with 3 additions and 1 deletions
|
@ -201,6 +201,8 @@ static int ft_fixup_clocks(void *fdt, const char **names, u32 *rates, int num)
|
|||
int offs, node_offs, ret, i;
|
||||
uint32_t phandle;
|
||||
|
||||
offs = fdt_path_offset(fdt, "/ocp/interconnect@4a000000/segment@0/target-module@5000/cm_core_aon@0/clocks");
|
||||
if (offs < 0)
|
||||
offs = fdt_path_offset(fdt, "/ocp/l4@4a000000/cm_core_aon@5000/clocks");
|
||||
if (offs < 0) {
|
||||
debug("Could not find cm_core_aon clocks node path offset : %s\n",
|
||||
|
|
Loading…
Reference in a new issue