2014-02-04 08:56:14 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <config.h>
|
2015-12-14 14:14:46 +00:00
|
|
|
#include <common.h>
|
2015-05-18 13:56:26 +00:00
|
|
|
#include <linux/compiler.h>
|
|
|
|
#include <linux/kernel.h>
|
2014-02-04 08:56:14 +00:00
|
|
|
#include <asm/arcregs.h>
|
2015-02-03 10:58:13 +00:00
|
|
|
#include <asm/cache.h>
|
2014-02-04 08:56:14 +00:00
|
|
|
|
|
|
|
/* Bit values in IC_CTRL */
|
|
|
|
#define IC_CTRL_CACHE_DISABLE (1 << 0)
|
|
|
|
|
|
|
|
/* Bit values in DC_CTRL */
|
|
|
|
#define DC_CTRL_CACHE_DISABLE (1 << 0)
|
|
|
|
#define DC_CTRL_INV_MODE_FLUSH (1 << 6)
|
|
|
|
#define DC_CTRL_FLUSH_STATUS (1 << 8)
|
2014-12-24 13:07:07 +00:00
|
|
|
#define CACHE_VER_NUM_MASK 0xF
|
2015-03-30 10:36:04 +00:00
|
|
|
#define SLC_CTRL_SB (1 << 2)
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
#define OP_INV 0x1
|
|
|
|
#define OP_FLUSH 0x2
|
|
|
|
#define OP_INV_IC 0x3
|
|
|
|
|
|
|
|
/*
|
|
|
|
* By default that variable will fall into .bss section.
|
|
|
|
* But .bss section is not relocated and so it will be initilized before
|
|
|
|
* relocation but will be used after being zeroed.
|
|
|
|
*/
|
2015-12-14 14:14:46 +00:00
|
|
|
int l1_line_sz __section(".data");
|
|
|
|
int dcache_exists __section(".data");
|
|
|
|
int icache_exists __section(".data");
|
|
|
|
|
|
|
|
#define CACHE_LINE_MASK (~(l1_line_sz - 1))
|
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-05-18 13:56:26 +00:00
|
|
|
int slc_line_sz __section(".data");
|
|
|
|
int slc_exists __section(".data");
|
2015-12-14 14:15:13 +00:00
|
|
|
int ioc_exists __section(".data");
|
2015-05-18 13:56:26 +00:00
|
|
|
|
|
|
|
static unsigned int __before_slc_op(const int op)
|
|
|
|
{
|
|
|
|
unsigned int reg = reg;
|
|
|
|
|
|
|
|
if (op == OP_INV) {
|
|
|
|
/*
|
|
|
|
* IM is set by default and implies Flush-n-inv
|
|
|
|
* Clear it here for vanilla inv
|
|
|
|
*/
|
|
|
|
reg = read_aux_reg(ARC_AUX_SLC_CTRL);
|
|
|
|
write_aux_reg(ARC_AUX_SLC_CTRL, reg & ~DC_CTRL_INV_MODE_FLUSH);
|
|
|
|
}
|
|
|
|
|
|
|
|
return reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __after_slc_op(const int op, unsigned int reg)
|
|
|
|
{
|
|
|
|
if (op & OP_FLUSH) /* flush / flush-n-inv both wait */
|
|
|
|
while (read_aux_reg(ARC_AUX_SLC_CTRL) &
|
|
|
|
DC_CTRL_FLUSH_STATUS)
|
|
|
|
;
|
|
|
|
|
|
|
|
/* Switch back to default Invalidate mode */
|
|
|
|
if (op == OP_INV)
|
|
|
|
write_aux_reg(ARC_AUX_SLC_CTRL, reg | DC_CTRL_INV_MODE_FLUSH);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __slc_line_loop(unsigned long paddr, unsigned long sz,
|
|
|
|
const int op)
|
|
|
|
{
|
|
|
|
unsigned int aux_cmd;
|
|
|
|
int num_lines;
|
|
|
|
|
|
|
|
#define SLC_LINE_MASK (~(slc_line_sz - 1))
|
|
|
|
|
|
|
|
aux_cmd = op & OP_INV ? ARC_AUX_SLC_IVDL : ARC_AUX_SLC_FLDL;
|
|
|
|
|
|
|
|
sz += paddr & ~SLC_LINE_MASK;
|
|
|
|
paddr &= SLC_LINE_MASK;
|
|
|
|
|
|
|
|
num_lines = DIV_ROUND_UP(sz, slc_line_sz);
|
|
|
|
|
|
|
|
while (num_lines-- > 0) {
|
|
|
|
write_aux_reg(aux_cmd, paddr);
|
|
|
|
paddr += slc_line_sz;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __slc_entire_op(const int cacheop)
|
|
|
|
{
|
|
|
|
int aux;
|
|
|
|
unsigned int ctrl_reg = __before_slc_op(cacheop);
|
|
|
|
|
|
|
|
if (cacheop & OP_INV) /* Inv or flush-n-inv use same cmd reg */
|
|
|
|
aux = ARC_AUX_SLC_INVALIDATE;
|
|
|
|
else
|
|
|
|
aux = ARC_AUX_SLC_FLUSH;
|
|
|
|
|
|
|
|
write_aux_reg(aux, 0x1);
|
|
|
|
|
|
|
|
__after_slc_op(cacheop, ctrl_reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __slc_line_op(unsigned long paddr, unsigned long sz,
|
|
|
|
const int cacheop)
|
|
|
|
{
|
|
|
|
unsigned int ctrl_reg = __before_slc_op(cacheop);
|
|
|
|
__slc_line_loop(paddr, sz, cacheop);
|
|
|
|
__after_slc_op(cacheop, ctrl_reg);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define __slc_entire_op(cacheop)
|
|
|
|
#define __slc_line_op(paddr, sz, cacheop)
|
|
|
|
#endif
|
|
|
|
|
2015-12-14 14:14:46 +00:00
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
|
|
|
static void read_decode_cache_bcr_arcv2(void)
|
2015-05-18 13:56:26 +00:00
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:24, way:2, lsz:2, sz:4;
|
|
|
|
#else
|
|
|
|
unsigned int sz:4, lsz:2, way:2, pad:24;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} slc_cfg;
|
|
|
|
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:24, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, pad:24;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} sbcr;
|
|
|
|
|
|
|
|
sbcr.word = read_aux_reg(ARC_BCR_SLC);
|
|
|
|
if (sbcr.fields.ver) {
|
|
|
|
slc_cfg.word = read_aux_reg(ARC_AUX_SLC_CONFIG);
|
|
|
|
slc_exists = 1;
|
|
|
|
slc_line_sz = (slc_cfg.fields.lsz == 0) ? 128 : 64;
|
|
|
|
}
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
union {
|
|
|
|
struct bcr_clust_cfg {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:7, c:1, num_entries:8, num_cores:8, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, num_cores:8, num_entries:8, c:1, pad:7;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} cbcr;
|
|
|
|
|
|
|
|
cbcr.word = read_aux_reg(ARC_BCR_CLUSTER);
|
|
|
|
if (cbcr.fields.c)
|
|
|
|
ioc_exists = 1;
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
2015-12-14 14:14:46 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2015-12-14 14:14:46 +00:00
|
|
|
void read_decode_cache_bcr(void)
|
2015-05-18 13:56:26 +00:00
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
int dc_line_sz = 0, ic_line_sz = 0;
|
|
|
|
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:12, line_len:4, sz:4, config:4, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, config:4, sz:4, line_len:4, pad:12;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} ibcr, dbcr;
|
|
|
|
|
|
|
|
ibcr.word = read_aux_reg(ARC_BCR_IC_BUILD);
|
|
|
|
if (ibcr.fields.ver) {
|
|
|
|
icache_exists = 1;
|
|
|
|
l1_line_sz = ic_line_sz = 8 << ibcr.fields.line_len;
|
|
|
|
if (!ic_line_sz)
|
|
|
|
panic("Instruction exists but line length is 0\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
dbcr.word = read_aux_reg(ARC_BCR_DC_BUILD);
|
|
|
|
if (dbcr.fields.ver){
|
|
|
|
dcache_exists = 1;
|
|
|
|
l1_line_sz = dc_line_sz = 16 << dbcr.fields.line_len;
|
|
|
|
if (!dc_line_sz)
|
|
|
|
panic("Data cache exists but line length is 0\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ic_line_sz && dc_line_sz && (ic_line_sz != dc_line_sz))
|
|
|
|
panic("Instruction and data cache line lengths differ\n");
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void cache_init(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
read_decode_cache_bcr();
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-12-14 14:14:46 +00:00
|
|
|
read_decode_cache_bcr_arcv2();
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
if (ioc_exists) {
|
2016-06-08 05:04:03 +00:00
|
|
|
flush_dcache_all();
|
|
|
|
invalidate_dcache_all();
|
|
|
|
|
2015-12-14 14:15:13 +00:00
|
|
|
/* IO coherency base - 0x8z */
|
|
|
|
write_aux_reg(ARC_AUX_IO_COH_AP0_BASE, 0x80000);
|
|
|
|
/* IO coherency aperture size - 512Mb: 0x8z-0xAz */
|
|
|
|
write_aux_reg(ARC_AUX_IO_COH_AP0_SIZE, 0x11);
|
|
|
|
/* Enable partial writes */
|
|
|
|
write_aux_reg(ARC_AUX_IO_COH_PARTIAL, 1);
|
|
|
|
/* Enable IO coherency */
|
|
|
|
write_aux_reg(ARC_AUX_IO_COH_ENABLE, 1);
|
|
|
|
}
|
2015-05-18 13:56:26 +00:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2014-02-04 08:56:14 +00:00
|
|
|
int icache_status(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!icache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return 0;
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (read_aux_reg(ARC_AUX_IC_CTRL) & IC_CTRL_CACHE_DISABLE)
|
|
|
|
return 0;
|
|
|
|
else
|
|
|
|
return 1;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void icache_enable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (icache_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) &
|
|
|
|
~IC_CTRL_CACHE_DISABLE);
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void icache_disable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (icache_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) |
|
|
|
|
IC_CTRL_CACHE_DISABLE);
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
#ifndef CONFIG_SYS_DCACHE_OFF
|
2014-02-04 08:56:14 +00:00
|
|
|
void invalidate_icache_all(void)
|
|
|
|
{
|
|
|
|
/* Any write to IC_IVIC register triggers invalidation of entire I$ */
|
2015-05-18 13:56:26 +00:00
|
|
|
if (icache_status()) {
|
|
|
|
write_aux_reg(ARC_AUX_IC_IVIC, 1);
|
|
|
|
read_aux_reg(ARC_AUX_IC_CTRL); /* blocks */
|
|
|
|
}
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
2015-05-18 13:56:26 +00:00
|
|
|
#else
|
|
|
|
void invalidate_icache_all(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2014-02-04 08:56:14 +00:00
|
|
|
|
|
|
|
int dcache_status(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!dcache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return 0;
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_CACHE_DISABLE)
|
|
|
|
return 0;
|
|
|
|
else
|
|
|
|
return 1;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_enable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!dcache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return;
|
|
|
|
|
2014-02-04 08:56:14 +00:00
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) &
|
|
|
|
~(DC_CTRL_INV_MODE_FLUSH | DC_CTRL_CACHE_DISABLE));
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_disable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!dcache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return;
|
|
|
|
|
2014-02-04 08:56:14 +00:00
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) |
|
|
|
|
DC_CTRL_CACHE_DISABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifndef CONFIG_SYS_DCACHE_OFF
|
2015-05-18 13:56:26 +00:00
|
|
|
/*
|
|
|
|
* Common Helper for Line Operations on {I,D}-Cache
|
|
|
|
*/
|
|
|
|
static inline void __cache_line_loop(unsigned long paddr, unsigned long sz,
|
|
|
|
const int cacheop)
|
2014-02-04 08:56:14 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int aux_cmd;
|
2015-02-03 10:58:12 +00:00
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int aux_tag;
|
2014-02-04 08:56:14 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
int num_lines;
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (cacheop == OP_INV_IC) {
|
|
|
|
aux_cmd = ARC_AUX_IC_IVIL;
|
2015-02-03 10:58:12 +00:00
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
2015-05-18 13:56:26 +00:00
|
|
|
aux_tag = ARC_AUX_IC_PTAG;
|
2014-02-04 08:56:14 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
} else {
|
|
|
|
/* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */
|
|
|
|
aux_cmd = cacheop & OP_INV ? ARC_AUX_DC_IVDL : ARC_AUX_DC_FLDL;
|
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
|
|
|
aux_tag = ARC_AUX_DC_PTAG;
|
|
|
|
#endif
|
|
|
|
}
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
sz += paddr & ~CACHE_LINE_MASK;
|
|
|
|
paddr &= CACHE_LINE_MASK;
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-12-14 14:14:46 +00:00
|
|
|
num_lines = DIV_ROUND_UP(sz, l1_line_sz);
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
while (num_lines-- > 0) {
|
2015-02-03 10:58:12 +00:00
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(aux_tag, paddr);
|
2014-02-04 08:56:14 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(aux_cmd, paddr);
|
2015-12-14 14:14:46 +00:00
|
|
|
paddr += l1_line_sz;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static unsigned int __before_dc_op(const int op)
|
2014-02-04 08:56:14 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int reg;
|
|
|
|
|
|
|
|
if (op == OP_INV) {
|
|
|
|
/*
|
|
|
|
* IM is set by default and implies Flush-n-inv
|
|
|
|
* Clear it here for vanilla inv
|
|
|
|
*/
|
|
|
|
reg = read_aux_reg(ARC_AUX_DC_CTRL);
|
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, reg & ~DC_CTRL_INV_MODE_FLUSH);
|
|
|
|
}
|
2015-03-27 09:47:29 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
return reg;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static void __after_dc_op(const int op, unsigned int reg)
|
2014-02-04 08:56:14 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
if (op & OP_FLUSH) /* flush / flush-n-inv both wait */
|
|
|
|
while (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_FLUSH_STATUS)
|
|
|
|
;
|
|
|
|
|
|
|
|
/* Switch back to default Invalidate mode */
|
|
|
|
if (op == OP_INV)
|
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, reg | DC_CTRL_INV_MODE_FLUSH);
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static inline void __dc_entire_op(const int cacheop)
|
2015-03-30 10:36:04 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
int aux;
|
|
|
|
unsigned int ctrl_reg = __before_dc_op(cacheop);
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (cacheop & OP_INV) /* Inv or flush-n-inv use same cmd reg */
|
|
|
|
aux = ARC_AUX_DC_IVDC;
|
|
|
|
else
|
|
|
|
aux = ARC_AUX_DC_FLSH;
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(aux, 0x1);
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
__after_dc_op(cacheop, ctrl_reg);
|
2015-03-30 10:36:04 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static inline void __dc_line_op(unsigned long paddr, unsigned long sz,
|
|
|
|
const int cacheop)
|
2015-03-30 10:36:04 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int ctrl_reg = __before_dc_op(cacheop);
|
|
|
|
__cache_line_loop(paddr, sz, cacheop);
|
|
|
|
__after_dc_op(cacheop, ctrl_reg);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define __dc_entire_op(cacheop)
|
|
|
|
#define __dc_line_op(paddr, sz, cacheop)
|
|
|
|
#endif /* !CONFIG_SYS_DCACHE_OFF */
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void invalidate_dcache_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-12-14 14:15:13 +00:00
|
|
|
if (!ioc_exists)
|
|
|
|
#endif
|
|
|
|
__dc_line_op(start, end - start, OP_INV);
|
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
|
|
|
if (slc_exists && !ioc_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
__slc_line_op(start, end - start, OP_INV);
|
|
|
|
#endif
|
|
|
|
}
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void flush_dcache_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-12-14 14:15:13 +00:00
|
|
|
if (!ioc_exists)
|
|
|
|
#endif
|
|
|
|
__dc_line_op(start, end - start, OP_FLUSH);
|
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
|
|
|
if (slc_exists && !ioc_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
__slc_line_op(start, end - start, OP_FLUSH);
|
|
|
|
#endif
|
2015-03-30 10:36:04 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void flush_cache(unsigned long start, unsigned long size)
|
2015-03-30 10:36:04 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
flush_dcache_range(start, start + size);
|
|
|
|
}
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void invalidate_dcache_all(void)
|
|
|
|
{
|
2016-06-08 04:57:19 +00:00
|
|
|
__dc_entire_op(OP_INV);
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2016-06-08 04:57:19 +00:00
|
|
|
if (slc_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
__slc_entire_op(OP_INV);
|
|
|
|
#endif
|
2015-03-30 10:36:04 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void flush_dcache_all(void)
|
|
|
|
{
|
2016-04-16 12:28:30 +00:00
|
|
|
__dc_entire_op(OP_FLUSH);
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2016-04-16 12:28:30 +00:00
|
|
|
if (slc_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
__slc_entire_op(OP_FLUSH);
|
|
|
|
#endif
|
|
|
|
}
|