2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2018-01-07 19:17:39 +00:00
|
|
|
/*
|
2019-03-04 21:50:54 +00:00
|
|
|
* Device Tree Source for the R-Car M2-W (R8A77910) SoC
|
2018-01-07 19:17:39 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 2013-2015 Renesas Electronics Corporation
|
|
|
|
* Copyright (C) 2013-2014 Renesas Solutions Corp.
|
|
|
|
* Copyright (C) 2014 Cogent Embedded Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <dt-bindings/clock/r8a7791-cpg-mssr.h>
|
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
#include <dt-bindings/power/r8a7791-sysc.h>
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "renesas,r8a7791";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
i2c0 = &i2c0;
|
|
|
|
i2c1 = &i2c1;
|
|
|
|
i2c2 = &i2c2;
|
|
|
|
i2c3 = &i2c3;
|
|
|
|
i2c4 = &i2c4;
|
|
|
|
i2c5 = &i2c5;
|
|
|
|
i2c6 = &i2c6;
|
|
|
|
i2c7 = &i2c7;
|
|
|
|
i2c8 = &i2c8;
|
|
|
|
spi0 = &qspi;
|
|
|
|
spi1 = &msiof0;
|
|
|
|
spi2 = &msiof1;
|
|
|
|
spi3 = &msiof2;
|
|
|
|
vin0 = &vin0;
|
|
|
|
vin1 = &vin1;
|
|
|
|
vin2 = &vin2;
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
/*
|
|
|
|
* The external audio clocks are configured as 0 Hz fixed frequency
|
|
|
|
* clocks by default.
|
|
|
|
* Boards that provide audio clocks should override them.
|
|
|
|
*/
|
|
|
|
audio_clk_a: audio_clk_a {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
audio_clk_b: audio_clk_b {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
audio_clk_c: audio_clk_c {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* External CAN clock */
|
|
|
|
can_clk: can {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overridden by the board. */
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
2018-01-07 19:17:39 +00:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <0>;
|
|
|
|
clock-frequency = <1500000000>;
|
|
|
|
clocks = <&cpg CPG_CORE R8A7791_CLK_Z>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_CA15_CPU0>;
|
2023-01-26 20:01:32 +00:00
|
|
|
enable-method = "renesas,apmu";
|
2018-01-07 19:17:39 +00:00
|
|
|
next-level-cache = <&L2_CA15>;
|
2018-12-03 20:39:48 +00:00
|
|
|
voltage-tolerance = <1>; /* 1% */
|
|
|
|
clock-latency = <300000>; /* 300 us */
|
2018-01-07 19:17:39 +00:00
|
|
|
|
|
|
|
/* kHz - uV - OPPs unknown yet */
|
|
|
|
operating-points = <1500000 1000000>,
|
|
|
|
<1312500 1000000>,
|
|
|
|
<1125000 1000000>,
|
|
|
|
< 937500 1000000>,
|
|
|
|
< 750000 1000000>,
|
|
|
|
< 375000 1000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu1: cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <1>;
|
|
|
|
clock-frequency = <1500000000>;
|
|
|
|
clocks = <&cpg CPG_CORE R8A7791_CLK_Z>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_CA15_CPU1>;
|
2023-01-26 20:01:32 +00:00
|
|
|
enable-method = "renesas,apmu";
|
2018-01-07 19:17:39 +00:00
|
|
|
next-level-cache = <&L2_CA15>;
|
2018-12-03 20:39:48 +00:00
|
|
|
voltage-tolerance = <1>; /* 1% */
|
|
|
|
clock-latency = <300000>; /* 300 us */
|
|
|
|
|
|
|
|
/* kHz - uV - OPPs unknown yet */
|
|
|
|
operating-points = <1500000 1000000>,
|
|
|
|
<1312500 1000000>,
|
|
|
|
<1125000 1000000>,
|
|
|
|
< 937500 1000000>,
|
|
|
|
< 750000 1000000>,
|
|
|
|
< 375000 1000000>;
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
L2_CA15: cache-controller-0 {
|
|
|
|
compatible = "cache";
|
|
|
|
power-domains = <&sysc R8A7791_PD_CA15_SCU>;
|
|
|
|
cache-unified;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
/* External root clock */
|
|
|
|
extal_clk: extal {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overridden by the board. */
|
|
|
|
clock-frequency = <0>;
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
/* External PCIe clock - can be overridden by the board */
|
|
|
|
pcie_bus_clk: pcie_bus {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-12-03 20:39:48 +00:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a15-pmu";
|
|
|
|
interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-affinity = <&cpu0>, <&cpu1>;
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
/* External SCIF clock */
|
|
|
|
scif_clk: scif {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overridden by the board. */
|
|
|
|
clock-frequency = <0>;
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
soc {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
interrupt-parent = <&gic>;
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
ranges;
|
|
|
|
|
2018-12-03 20:39:48 +00:00
|
|
|
rwdt: watchdog@e6020000 {
|
|
|
|
compatible = "renesas,r8a7791-wdt",
|
|
|
|
"renesas,rcar-gen2-wdt";
|
|
|
|
reg = <0 0xe6020000 0 0x0c>;
|
2023-01-26 20:01:32 +00:00
|
|
|
interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
|
2018-12-03 20:39:48 +00:00
|
|
|
clocks = <&cpg CPG_MOD 402>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 402>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio0: gpio@e6050000 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6050000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 0 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 912>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 912>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio1: gpio@e6051000 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6051000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 32 26>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 911>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 911>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio2: gpio@e6052000 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6052000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 64 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 910>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 910>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio3: gpio@e6053000 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6053000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 96 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 909>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 909>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio4: gpio@e6054000 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6054000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 128 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 908>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 908>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio5: gpio@e6055000 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6055000 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 160 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 907>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 907>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio6: gpio@e6055400 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6055400 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 192 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 905>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 905>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gpio7: gpio@e6055800 {
|
|
|
|
compatible = "renesas,gpio-r8a7791",
|
|
|
|
"renesas,rcar-gen2-gpio";
|
|
|
|
reg = <0 0xe6055800 0 0x50>;
|
|
|
|
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 224 26>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
clocks = <&cpg CPG_MOD 904>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 904>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
pfc: pinctrl@e6060000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,pfc-r8a7791";
|
|
|
|
reg = <0 0xe6060000 0 0x250>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
tpu: pwm@e60f0000 {
|
|
|
|
compatible = "renesas,tpu-r8a7791", "renesas,tpu";
|
|
|
|
reg = <0 0xe60f0000 0 0x148>;
|
|
|
|
interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 304>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 304>;
|
|
|
|
#pwm-cells = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
cpg: clock-controller@e6150000 {
|
|
|
|
compatible = "renesas,r8a7791-cpg-mssr";
|
|
|
|
reg = <0 0xe6150000 0 0x1000>;
|
|
|
|
clocks = <&extal_clk>, <&usb_extal_clk>;
|
|
|
|
clock-names = "extal", "usb_extal";
|
|
|
|
#clock-cells = <2>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
apmu@e6152000 {
|
|
|
|
compatible = "renesas,r8a7791-apmu", "renesas,apmu";
|
|
|
|
reg = <0 0xe6152000 0 0x188>;
|
2023-01-26 20:01:32 +00:00
|
|
|
cpus = <&cpu0>, <&cpu1>;
|
2018-06-06 17:58:17 +00:00
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
rst: reset-controller@e6160000 {
|
|
|
|
compatible = "renesas,r8a7791-rst";
|
|
|
|
reg = <0 0xe6160000 0 0x0100>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
sysc: system-controller@e6180000 {
|
|
|
|
compatible = "renesas,r8a7791-sysc";
|
|
|
|
reg = <0 0xe6180000 0 0x0200>;
|
|
|
|
#power-domain-cells = <1>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
irqc0: interrupt-controller@e61c0000 {
|
|
|
|
compatible = "renesas,irqc-r8a7791", "renesas,irqc";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0 0xe61c0000 0 0x200>;
|
|
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 407>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 407>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
thermal: thermal@e61f0000 {
|
|
|
|
compatible = "renesas,thermal-r8a7791",
|
|
|
|
"renesas,rcar-gen2-thermal",
|
|
|
|
"renesas,rcar-thermal";
|
|
|
|
reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>;
|
|
|
|
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 522>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 522>;
|
|
|
|
#thermal-sensor-cells = <0>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
ipmmu_sy0: iommu@e6280000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,ipmmu-r8a7791",
|
|
|
|
"renesas,ipmmu-vmsa";
|
|
|
|
reg = <0 0xe6280000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
ipmmu_sy1: iommu@e6290000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,ipmmu-r8a7791",
|
|
|
|
"renesas,ipmmu-vmsa";
|
|
|
|
reg = <0 0xe6290000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
ipmmu_ds: iommu@e6740000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,ipmmu-r8a7791",
|
|
|
|
"renesas,ipmmu-vmsa";
|
|
|
|
reg = <0 0xe6740000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
ipmmu_mp: iommu@ec680000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,ipmmu-r8a7791",
|
|
|
|
"renesas,ipmmu-vmsa";
|
|
|
|
reg = <0 0xec680000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
ipmmu_mx: iommu@fe951000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,ipmmu-r8a7791",
|
|
|
|
"renesas,ipmmu-vmsa";
|
|
|
|
reg = <0 0xfe951000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
ipmmu_rt: iommu@ffc80000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,ipmmu-r8a7791",
|
|
|
|
"renesas,ipmmu-vmsa";
|
|
|
|
reg = <0 0xffc80000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
ipmmu_gp: iommu@e62a0000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,ipmmu-r8a7791",
|
|
|
|
"renesas,ipmmu-vmsa";
|
|
|
|
reg = <0 0xe62a0000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#iommu-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
icram0: sram@e63a0000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0 0xe63a0000 0 0x12000>;
|
2020-04-04 13:21:26 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0 0xe63a0000 0x12000>;
|
2018-06-06 17:58:17 +00:00
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
icram1: sram@e63c0000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0 0xe63c0000 0 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0 0xe63c0000 0x1000>;
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
smp-sram@0 {
|
|
|
|
compatible = "renesas,smp-sram";
|
2018-12-03 20:39:48 +00:00
|
|
|
reg = <0 0x100>;
|
2018-06-06 17:58:17 +00:00
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
/* The memory map in the User's Manual maps the cores to
|
|
|
|
* bus numbers
|
|
|
|
*/
|
|
|
|
i2c0: i2c@e6508000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7791",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6508000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 931>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 931>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c1: i2c@e6518000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7791",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6518000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 930>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 930>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c2: i2c@e6530000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7791",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6530000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 929>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 929>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c3: i2c@e6540000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7791",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6540000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 928>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 928>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c4: i2c@e6520000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7791",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6520000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 927>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 927>;
|
|
|
|
i2c-scl-internal-delay-ns = <6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c5: i2c@e6528000 {
|
|
|
|
/* doesn't need pinmux */
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7791",
|
|
|
|
"renesas,rcar-gen2-i2c";
|
|
|
|
reg = <0 0xe6528000 0 0x40>;
|
|
|
|
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 925>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 925>;
|
|
|
|
i2c-scl-internal-delay-ns = <110>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c6: i2c@e60b0000 {
|
|
|
|
/* doesn't need pinmux */
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,iic-r8a7791",
|
|
|
|
"renesas,rcar-gen2-iic",
|
|
|
|
"renesas,rmobile-iic";
|
|
|
|
reg = <0 0xe60b0000 0 0x425>;
|
|
|
|
interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 926>;
|
|
|
|
dmas = <&dmac0 0x77>, <&dmac0 0x78>,
|
|
|
|
<&dmac1 0x77>, <&dmac1 0x78>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 926>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c7: i2c@e6500000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,iic-r8a7791",
|
|
|
|
"renesas,rcar-gen2-iic",
|
|
|
|
"renesas,rmobile-iic";
|
|
|
|
reg = <0 0xe6500000 0 0x425>;
|
|
|
|
interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 318>;
|
|
|
|
dmas = <&dmac0 0x61>, <&dmac0 0x62>,
|
|
|
|
<&dmac1 0x61>, <&dmac1 0x62>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 318>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
i2c8: i2c@e6510000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,iic-r8a7791",
|
|
|
|
"renesas,rcar-gen2-iic",
|
|
|
|
"renesas,rmobile-iic";
|
|
|
|
reg = <0 0xe6510000 0 0x425>;
|
|
|
|
interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 323>;
|
|
|
|
dmas = <&dmac0 0x65>, <&dmac0 0x66>,
|
|
|
|
<&dmac1 0x65>, <&dmac1 0x66>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 323>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
hsusb: usb@e6590000 {
|
|
|
|
compatible = "renesas,usbhs-r8a7791",
|
|
|
|
"renesas,rcar-gen2-usbhs";
|
|
|
|
reg = <0 0xe6590000 0 0x100>;
|
|
|
|
interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 704>;
|
|
|
|
dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
|
|
|
|
<&usb_dmac1 0>, <&usb_dmac1 1>;
|
|
|
|
dma-names = "ch0", "ch1", "ch2", "ch3";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 704>;
|
|
|
|
renesas,buswait = <4>;
|
|
|
|
phys = <&usb0 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
usbphy: usb-phy-controller@e6590100 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,usb-phy-r8a7791",
|
|
|
|
"renesas,rcar-gen2-usb-phy";
|
|
|
|
reg = <0 0xe6590100 0 0x100>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
clocks = <&cpg CPG_MOD 704>;
|
|
|
|
clock-names = "usbhs";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 704>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
usb0: usb-phy@0 {
|
2018-06-06 17:58:17 +00:00
|
|
|
reg = <0>;
|
|
|
|
#phy-cells = <1>;
|
|
|
|
};
|
2023-01-26 20:01:32 +00:00
|
|
|
usb2: usb-phy@2 {
|
2018-06-06 17:58:17 +00:00
|
|
|
reg = <2>;
|
|
|
|
#phy-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
usb_dmac0: dma-controller@e65a0000 {
|
|
|
|
compatible = "renesas,r8a7791-usb-dmac",
|
|
|
|
"renesas,usb-dmac";
|
|
|
|
reg = <0 0xe65a0000 0 0x100>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupt-names = "ch0", "ch1";
|
|
|
|
clocks = <&cpg CPG_MOD 330>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 330>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <2>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
usb_dmac1: dma-controller@e65b0000 {
|
|
|
|
compatible = "renesas,r8a7791-usb-dmac",
|
|
|
|
"renesas,usb-dmac";
|
|
|
|
reg = <0 0xe65b0000 0 0x100>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupt-names = "ch0", "ch1";
|
|
|
|
clocks = <&cpg CPG_MOD 331>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 331>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <2>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
dmac0: dma-controller@e6700000 {
|
|
|
|
compatible = "renesas,dmac-r8a7791",
|
|
|
|
"renesas,rcar-dmac";
|
|
|
|
reg = <0 0xe6700000 0 0x20000>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupt-names = "error",
|
|
|
|
"ch0", "ch1", "ch2", "ch3",
|
|
|
|
"ch4", "ch5", "ch6", "ch7",
|
|
|
|
"ch8", "ch9", "ch10", "ch11",
|
|
|
|
"ch12", "ch13", "ch14";
|
|
|
|
clocks = <&cpg CPG_MOD 219>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 219>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <15>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
dmac1: dma-controller@e6720000 {
|
|
|
|
compatible = "renesas,dmac-r8a7791",
|
|
|
|
"renesas,rcar-dmac";
|
|
|
|
reg = <0 0xe6720000 0 0x20000>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupt-names = "error",
|
|
|
|
"ch0", "ch1", "ch2", "ch3",
|
|
|
|
"ch4", "ch5", "ch6", "ch7",
|
|
|
|
"ch8", "ch9", "ch10", "ch11",
|
|
|
|
"ch12", "ch13", "ch14";
|
|
|
|
clocks = <&cpg CPG_MOD 218>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 218>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <15>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
avb: ethernet@e6800000 {
|
|
|
|
compatible = "renesas,etheravb-r8a7791",
|
|
|
|
"renesas,etheravb-rcar-gen2";
|
|
|
|
reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
|
|
|
|
interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 812>;
|
2023-01-26 20:01:32 +00:00
|
|
|
clock-names = "fck";
|
2018-06-06 17:58:17 +00:00
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 812>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
qspi: spi@e6b10000 {
|
|
|
|
compatible = "renesas,qspi-r8a7791", "renesas,qspi";
|
|
|
|
reg = <0 0xe6b10000 0 0x2c>;
|
|
|
|
interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 917>;
|
|
|
|
dmas = <&dmac0 0x17>, <&dmac0 0x18>,
|
|
|
|
<&dmac1 0x17>, <&dmac1 0x18>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 917>;
|
|
|
|
num-cs = <1>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifa0: serial@e6c40000 {
|
|
|
|
compatible = "renesas,scifa-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifa", "renesas,scifa";
|
|
|
|
reg = <0 0xe6c40000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 204>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x21>, <&dmac0 0x22>,
|
|
|
|
<&dmac1 0x21>, <&dmac1 0x22>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 204>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifa1: serial@e6c50000 {
|
|
|
|
compatible = "renesas,scifa-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifa", "renesas,scifa";
|
|
|
|
reg = <0 0xe6c50000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 203>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x25>, <&dmac0 0x26>,
|
|
|
|
<&dmac1 0x25>, <&dmac1 0x26>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 203>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifa2: serial@e6c60000 {
|
|
|
|
compatible = "renesas,scifa-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifa", "renesas,scifa";
|
|
|
|
reg = <0 0xe6c60000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 202>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x27>, <&dmac0 0x28>,
|
|
|
|
<&dmac1 0x27>, <&dmac1 0x28>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 202>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifa3: serial@e6c70000 {
|
|
|
|
compatible = "renesas,scifa-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifa", "renesas,scifa";
|
|
|
|
reg = <0 0xe6c70000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 1106>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x1b>, <&dmac0 0x1c>,
|
|
|
|
<&dmac1 0x1b>, <&dmac1 0x1c>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 1106>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifa4: serial@e6c78000 {
|
|
|
|
compatible = "renesas,scifa-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifa", "renesas,scifa";
|
|
|
|
reg = <0 0xe6c78000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 1107>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x1f>, <&dmac0 0x20>,
|
|
|
|
<&dmac1 0x1f>, <&dmac1 0x20>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 1107>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifa5: serial@e6c80000 {
|
|
|
|
compatible = "renesas,scifa-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifa", "renesas,scifa";
|
|
|
|
reg = <0 0xe6c80000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 1108>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x23>, <&dmac0 0x24>,
|
|
|
|
<&dmac1 0x23>, <&dmac1 0x24>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 1108>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifb0: serial@e6c20000 {
|
|
|
|
compatible = "renesas,scifb-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifb", "renesas,scifb";
|
|
|
|
reg = <0 0xe6c20000 0 0x100>;
|
|
|
|
interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 206>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
|
|
|
|
<&dmac1 0x3d>, <&dmac1 0x3e>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 206>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifb1: serial@e6c30000 {
|
|
|
|
compatible = "renesas,scifb-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifb", "renesas,scifb";
|
|
|
|
reg = <0 0xe6c30000 0 0x100>;
|
|
|
|
interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 207>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
|
|
|
|
<&dmac1 0x19>, <&dmac1 0x1a>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 207>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scifb2: serial@e6ce0000 {
|
|
|
|
compatible = "renesas,scifb-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scifb", "renesas,scifb";
|
|
|
|
reg = <0 0xe6ce0000 0 0x100>;
|
|
|
|
interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 216>;
|
|
|
|
clock-names = "fck";
|
|
|
|
dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
|
|
|
|
<&dmac1 0x1d>, <&dmac1 0x1e>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 216>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scif0: serial@e6e60000 {
|
|
|
|
compatible = "renesas,scif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6e60000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
|
|
|
|
<&dmac1 0x29>, <&dmac1 0x2a>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 721>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scif1: serial@e6e68000 {
|
|
|
|
compatible = "renesas,scif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6e68000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
|
|
|
|
<&dmac1 0x2d>, <&dmac1 0x2e>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 720>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scif2: serial@e6e58000 {
|
|
|
|
compatible = "renesas,scif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6e58000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 719>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
|
|
|
|
<&dmac1 0x2b>, <&dmac1 0x2c>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 719>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scif3: serial@e6ea8000 {
|
|
|
|
compatible = "renesas,scif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6ea8000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 718>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x2f>, <&dmac0 0x30>,
|
|
|
|
<&dmac1 0x2f>, <&dmac1 0x30>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 718>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
2018-06-06 17:58:17 +00:00
|
|
|
|
|
|
|
scif4: serial@e6ee0000 {
|
|
|
|
compatible = "renesas,scif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6ee0000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 715>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0xfb>, <&dmac0 0xfc>,
|
|
|
|
<&dmac1 0xfb>, <&dmac1 0xfc>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 715>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
scif5: serial@e6ee8000 {
|
|
|
|
compatible = "renesas,scif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-scif", "renesas,scif";
|
|
|
|
reg = <0 0xe6ee8000 0 64>;
|
|
|
|
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 714>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0xfd>, <&dmac0 0xfe>,
|
|
|
|
<&dmac1 0xfd>, <&dmac1 0xfe>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 714>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
hscif0: serial@e62c0000 {
|
|
|
|
compatible = "renesas,hscif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-hscif", "renesas,hscif";
|
|
|
|
reg = <0 0xe62c0000 0 96>;
|
|
|
|
interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 717>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
|
|
|
|
<&dmac1 0x39>, <&dmac1 0x3a>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 717>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
hscif1: serial@e62c8000 {
|
|
|
|
compatible = "renesas,hscif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-hscif", "renesas,hscif";
|
|
|
|
reg = <0 0xe62c8000 0 96>;
|
|
|
|
interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 716>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
|
|
|
|
<&dmac1 0x4d>, <&dmac1 0x4e>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 716>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
hscif2: serial@e62d0000 {
|
|
|
|
compatible = "renesas,hscif-r8a7791",
|
|
|
|
"renesas,rcar-gen2-hscif", "renesas,hscif";
|
|
|
|
reg = <0 0xe62d0000 0 96>;
|
|
|
|
interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 713>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
|
|
|
|
<&scif_clk>;
|
|
|
|
clock-names = "fck", "brg_int", "scif_clk";
|
|
|
|
dmas = <&dmac0 0x3b>, <&dmac0 0x3c>,
|
|
|
|
<&dmac1 0x3b>, <&dmac1 0x3c>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 713>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
msiof0: spi@e6e20000 {
|
|
|
|
compatible = "renesas,msiof-r8a7791",
|
|
|
|
"renesas,rcar-gen2-msiof";
|
|
|
|
reg = <0 0xe6e20000 0 0x0064>;
|
|
|
|
interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 000>;
|
|
|
|
dmas = <&dmac0 0x51>, <&dmac0 0x52>,
|
|
|
|
<&dmac1 0x51>, <&dmac1 0x52>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 0>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
msiof1: spi@e6e10000 {
|
|
|
|
compatible = "renesas,msiof-r8a7791",
|
|
|
|
"renesas,rcar-gen2-msiof";
|
|
|
|
reg = <0 0xe6e10000 0 0x0064>;
|
|
|
|
interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 208>;
|
|
|
|
dmas = <&dmac0 0x55>, <&dmac0 0x56>,
|
|
|
|
<&dmac1 0x55>, <&dmac1 0x56>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 208>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
msiof2: spi@e6e00000 {
|
|
|
|
compatible = "renesas,msiof-r8a7791",
|
|
|
|
"renesas,rcar-gen2-msiof";
|
|
|
|
reg = <0 0xe6e00000 0 0x0064>;
|
|
|
|
interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 205>;
|
|
|
|
dmas = <&dmac0 0x41>, <&dmac0 0x42>,
|
|
|
|
<&dmac1 0x41>, <&dmac1 0x42>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 205>;
|
2018-01-07 19:17:39 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2018-06-06 17:58:17 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
pwm0: pwm@e6e30000 {
|
|
|
|
compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar";
|
|
|
|
reg = <0 0xe6e30000 0 0x8>;
|
|
|
|
clocks = <&cpg CPG_MOD 523>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 523>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm1: pwm@e6e31000 {
|
|
|
|
compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar";
|
|
|
|
reg = <0 0xe6e31000 0 0x8>;
|
|
|
|
clocks = <&cpg CPG_MOD 523>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 523>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm2: pwm@e6e32000 {
|
|
|
|
compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar";
|
|
|
|
reg = <0 0xe6e32000 0 0x8>;
|
|
|
|
clocks = <&cpg CPG_MOD 523>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 523>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm3: pwm@e6e33000 {
|
|
|
|
compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar";
|
|
|
|
reg = <0 0xe6e33000 0 0x8>;
|
|
|
|
clocks = <&cpg CPG_MOD 523>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 523>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm4: pwm@e6e34000 {
|
|
|
|
compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar";
|
|
|
|
reg = <0 0xe6e34000 0 0x8>;
|
|
|
|
clocks = <&cpg CPG_MOD 523>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 523>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm5: pwm@e6e35000 {
|
|
|
|
compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar";
|
|
|
|
reg = <0 0xe6e35000 0 0x8>;
|
|
|
|
clocks = <&cpg CPG_MOD 523>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 523>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm6: pwm@e6e36000 {
|
|
|
|
compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar";
|
|
|
|
reg = <0 0xe6e36000 0 0x8>;
|
|
|
|
clocks = <&cpg CPG_MOD 523>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 523>;
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
adc: adc@e6e54000 {
|
|
|
|
compatible = "renesas,r8a7791-gyroadc",
|
|
|
|
"renesas,rcar-gyroadc";
|
|
|
|
reg = <0 0xe6e54000 0 64>;
|
|
|
|
clocks = <&cpg CPG_MOD 901>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 901>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
can0: can@e6e80000 {
|
|
|
|
compatible = "renesas,can-r8a7791",
|
|
|
|
"renesas,rcar-gen2-can";
|
|
|
|
reg = <0 0xe6e80000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 916>,
|
|
|
|
<&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>;
|
|
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 916>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
can1: can@e6e88000 {
|
|
|
|
compatible = "renesas,can-r8a7791",
|
|
|
|
"renesas,rcar-gen2-can";
|
|
|
|
reg = <0 0xe6e88000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 915>,
|
|
|
|
<&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>;
|
|
|
|
clock-names = "clkp1", "clkp2", "can_clk";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 915>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
vin0: video@e6ef0000 {
|
|
|
|
compatible = "renesas,vin-r8a7791",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef0000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 811>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 811>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
vin1: video@e6ef1000 {
|
|
|
|
compatible = "renesas,vin-r8a7791",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef1000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 810>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 810>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
vin2: video@e6ef2000 {
|
|
|
|
compatible = "renesas,vin-r8a7791",
|
|
|
|
"renesas,rcar-gen2-vin";
|
|
|
|
reg = <0 0xe6ef2000 0 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 809>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 809>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
rcar_sound: sound@ec500000 {
|
|
|
|
/*
|
2023-09-17 14:13:02 +00:00
|
|
|
* #sound-dai-cells is required if simple-card
|
2018-06-06 17:58:17 +00:00
|
|
|
*
|
|
|
|
* Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
|
|
|
|
* Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
|
|
|
|
*/
|
|
|
|
compatible = "renesas,rcar_sound-r8a7791",
|
|
|
|
"renesas,rcar_sound-gen2";
|
|
|
|
reg = <0 0xec500000 0 0x1000>, /* SCU */
|
|
|
|
<0 0xec5a0000 0 0x100>, /* ADG */
|
|
|
|
<0 0xec540000 0 0x1000>, /* SSIU */
|
|
|
|
<0 0xec541000 0 0x280>, /* SSI */
|
|
|
|
<0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
|
|
|
|
reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
|
|
|
|
|
|
|
|
clocks = <&cpg CPG_MOD 1005>,
|
|
|
|
<&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
|
|
|
|
<&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
|
|
|
|
<&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
|
|
|
|
<&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
|
|
|
|
<&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
|
|
|
|
<&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
|
|
|
|
<&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
|
|
|
|
<&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
|
|
|
|
<&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
|
|
|
|
<&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
|
|
|
|
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
|
|
|
|
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
|
|
|
|
<&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
|
|
|
|
<&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
|
|
|
|
<&cpg CPG_CORE R8A7791_CLK_M2>;
|
|
|
|
clock-names = "ssi-all",
|
|
|
|
"ssi.9", "ssi.8", "ssi.7", "ssi.6",
|
|
|
|
"ssi.5", "ssi.4", "ssi.3", "ssi.2",
|
|
|
|
"ssi.1", "ssi.0", "src.9", "src.8",
|
|
|
|
"src.7", "src.6", "src.5", "src.4",
|
|
|
|
"src.3", "src.2", "src.1", "src.0",
|
|
|
|
"ctu.0", "ctu.1",
|
|
|
|
"mix.0", "mix.1",
|
|
|
|
"dvc.0", "dvc.1",
|
|
|
|
"clk_a", "clk_b", "clk_c", "clk_i";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 1005>,
|
|
|
|
<&cpg 1006>, <&cpg 1007>,
|
|
|
|
<&cpg 1008>, <&cpg 1009>,
|
|
|
|
<&cpg 1010>, <&cpg 1011>,
|
|
|
|
<&cpg 1012>, <&cpg 1013>,
|
|
|
|
<&cpg 1014>, <&cpg 1015>;
|
|
|
|
reset-names = "ssi-all",
|
|
|
|
"ssi.9", "ssi.8", "ssi.7", "ssi.6",
|
|
|
|
"ssi.5", "ssi.4", "ssi.3", "ssi.2",
|
|
|
|
"ssi.1", "ssi.0";
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
rcar_sound,dvc {
|
|
|
|
dvc0: dvc-0 {
|
|
|
|
dmas = <&audma1 0xbc>;
|
|
|
|
dma-names = "tx";
|
|
|
|
};
|
|
|
|
dvc1: dvc-1 {
|
|
|
|
dmas = <&audma1 0xbe>;
|
|
|
|
dma-names = "tx";
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
rcar_sound,mix {
|
|
|
|
mix0: mix-0 { };
|
|
|
|
mix1: mix-1 { };
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
rcar_sound,ctu {
|
|
|
|
ctu00: ctu-0 { };
|
|
|
|
ctu01: ctu-1 { };
|
|
|
|
ctu02: ctu-2 { };
|
|
|
|
ctu03: ctu-3 { };
|
|
|
|
ctu10: ctu-4 { };
|
|
|
|
ctu11: ctu-5 { };
|
|
|
|
ctu12: ctu-6 { };
|
|
|
|
ctu13: ctu-7 { };
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
rcar_sound,src {
|
|
|
|
src0: src-0 {
|
|
|
|
interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x85>, <&audma1 0x9a>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src1: src-1 {
|
|
|
|
interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x87>, <&audma1 0x9c>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src2: src-2 {
|
|
|
|
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x89>, <&audma1 0x9e>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src3: src-3 {
|
|
|
|
interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x8b>, <&audma1 0xa0>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src4: src-4 {
|
|
|
|
interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x8d>, <&audma1 0xb0>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src5: src-5 {
|
|
|
|
interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x8f>, <&audma1 0xb2>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src6: src-6 {
|
|
|
|
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x91>, <&audma1 0xb4>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src7: src-7 {
|
|
|
|
interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x93>, <&audma1 0xb6>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src8: src-8 {
|
|
|
|
interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x95>, <&audma1 0xb8>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
src9: src-9 {
|
|
|
|
interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x97>, <&audma1 0xba>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
rcar_sound,ssi {
|
|
|
|
ssi0: ssi-0 {
|
|
|
|
interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x01>, <&audma1 0x02>,
|
|
|
|
<&audma0 0x15>, <&audma1 0x16>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi1: ssi-1 {
|
2023-09-17 14:13:02 +00:00
|
|
|
interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
dmas = <&audma0 0x03>, <&audma1 0x04>,
|
|
|
|
<&audma0 0x49>, <&audma1 0x4a>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi2: ssi-2 {
|
|
|
|
interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x05>, <&audma1 0x06>,
|
|
|
|
<&audma0 0x63>, <&audma1 0x64>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi3: ssi-3 {
|
|
|
|
interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x07>, <&audma1 0x08>,
|
|
|
|
<&audma0 0x6f>, <&audma1 0x70>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi4: ssi-4 {
|
|
|
|
interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x09>, <&audma1 0x0a>,
|
|
|
|
<&audma0 0x71>, <&audma1 0x72>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi5: ssi-5 {
|
|
|
|
interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x0b>, <&audma1 0x0c>,
|
|
|
|
<&audma0 0x73>, <&audma1 0x74>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi6: ssi-6 {
|
|
|
|
interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x0d>, <&audma1 0x0e>,
|
|
|
|
<&audma0 0x75>, <&audma1 0x76>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi7: ssi-7 {
|
|
|
|
interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x0f>, <&audma1 0x10>,
|
|
|
|
<&audma0 0x79>, <&audma1 0x7a>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi8: ssi-8 {
|
|
|
|
interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x11>, <&audma1 0x12>,
|
|
|
|
<&audma0 0x7b>, <&audma1 0x7c>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
ssi9: ssi-9 {
|
|
|
|
interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
dmas = <&audma0 0x13>, <&audma1 0x14>,
|
|
|
|
<&audma0 0x7d>, <&audma1 0x7e>;
|
|
|
|
dma-names = "rx", "tx", "rxu", "txu";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
audma0: dma-controller@ec700000 {
|
|
|
|
compatible = "renesas,dmac-r8a7791",
|
|
|
|
"renesas,rcar-dmac";
|
|
|
|
reg = <0 0xec700000 0 0x10000>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupt-names = "error",
|
|
|
|
"ch0", "ch1", "ch2", "ch3",
|
|
|
|
"ch4", "ch5", "ch6", "ch7",
|
|
|
|
"ch8", "ch9", "ch10", "ch11",
|
|
|
|
"ch12";
|
|
|
|
clocks = <&cpg CPG_MOD 502>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 502>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <13>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
audma1: dma-controller@ec720000 {
|
|
|
|
compatible = "renesas,dmac-r8a7791",
|
|
|
|
"renesas,rcar-dmac";
|
|
|
|
reg = <0 0xec720000 0 0x10000>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupt-names = "error",
|
|
|
|
"ch0", "ch1", "ch2", "ch3",
|
|
|
|
"ch4", "ch5", "ch6", "ch7",
|
|
|
|
"ch8", "ch9", "ch10", "ch11",
|
|
|
|
"ch12";
|
|
|
|
clocks = <&cpg CPG_MOD 501>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 501>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <13>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
xhci: usb@ee000000 {
|
|
|
|
compatible = "renesas,xhci-r8a7791",
|
|
|
|
"renesas,rcar-gen2-xhci";
|
|
|
|
reg = <0 0xee000000 0 0xc00>;
|
|
|
|
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 328>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 328>;
|
|
|
|
phys = <&usb2 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
pci0: pci@ee090000 {
|
|
|
|
compatible = "renesas,pci-r8a7791",
|
|
|
|
"renesas,pci-rcar-gen2";
|
|
|
|
device_type = "pci";
|
|
|
|
reg = <0 0xee090000 0 0xc00>,
|
|
|
|
<0 0xee080000 0 0x1100>;
|
|
|
|
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 703>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 703>;
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
bus-range = <0 0>;
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupt-map-mask = <0xf800 0 0 0x7>;
|
|
|
|
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
|
|
|
|
usb@1,0 {
|
|
|
|
reg = <0x800 0 0 0 0>;
|
|
|
|
phys = <&usb0 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
usb@2,0 {
|
|
|
|
reg = <0x1000 0 0 0 0>;
|
|
|
|
phys = <&usb0 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
pci1: pci@ee0d0000 {
|
|
|
|
compatible = "renesas,pci-r8a7791",
|
|
|
|
"renesas,pci-rcar-gen2";
|
|
|
|
device_type = "pci";
|
|
|
|
reg = <0 0xee0d0000 0 0xc00>,
|
|
|
|
<0 0xee0c0000 0 0x1100>;
|
|
|
|
interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 703>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 703>;
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
bus-range = <1 1>;
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
|
2020-04-04 13:21:26 +00:00
|
|
|
interrupt-map-mask = <0xf800 0 0 0x7>;
|
|
|
|
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
|
2018-06-06 17:58:17 +00:00
|
|
|
|
|
|
|
usb@1,0 {
|
|
|
|
reg = <0x10800 0 0 0 0>;
|
|
|
|
phys = <&usb2 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
usb@2,0 {
|
|
|
|
reg = <0x11000 0 0 0 0>;
|
|
|
|
phys = <&usb2 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
sdhi0: mmc@ee100000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,sdhi-r8a7791",
|
|
|
|
"renesas,rcar-gen2-sdhi";
|
|
|
|
reg = <0 0xee100000 0 0x328>;
|
|
|
|
interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 314>;
|
|
|
|
dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
|
|
|
|
<&dmac1 0xcd>, <&dmac1 0xce>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
max-frequency = <195000000>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 314>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
sdhi1: mmc@ee140000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,sdhi-r8a7791",
|
|
|
|
"renesas,rcar-gen2-sdhi";
|
|
|
|
reg = <0 0xee140000 0 0x100>;
|
|
|
|
interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 312>;
|
|
|
|
dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
|
|
|
|
<&dmac1 0xc1>, <&dmac1 0xc2>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
max-frequency = <97500000>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 312>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2023-01-26 20:01:32 +00:00
|
|
|
sdhi2: mmc@ee160000 {
|
2018-06-06 17:58:17 +00:00
|
|
|
compatible = "renesas,sdhi-r8a7791",
|
|
|
|
"renesas,rcar-gen2-sdhi";
|
|
|
|
reg = <0 0xee160000 0 0x100>;
|
|
|
|
interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 311>;
|
|
|
|
dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
|
|
|
|
<&dmac1 0xd3>, <&dmac1 0xd4>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
max-frequency = <97500000>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 311>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
mmcif0: mmc@ee200000 {
|
|
|
|
compatible = "renesas,mmcif-r8a7791",
|
|
|
|
"renesas,sh-mmcif";
|
|
|
|
reg = <0 0xee200000 0 0x80>;
|
|
|
|
interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 315>;
|
|
|
|
dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
|
|
|
|
<&dmac1 0xd1>, <&dmac1 0xd2>;
|
|
|
|
dma-names = "tx", "rx", "tx", "rx";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 315>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
max-frequency = <97500000>;
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
sata0: sata@ee300000 {
|
|
|
|
compatible = "renesas,sata-r8a7791",
|
|
|
|
"renesas,rcar-gen2-sata";
|
2019-03-04 21:50:54 +00:00
|
|
|
reg = <0 0xee300000 0 0x200000>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 815>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 815>;
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
sata1: sata@ee500000 {
|
|
|
|
compatible = "renesas,sata-r8a7791",
|
|
|
|
"renesas,rcar-gen2-sata";
|
2019-03-04 21:50:54 +00:00
|
|
|
reg = <0 0xee500000 0 0x200000>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 814>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 814>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
ether: ethernet@ee700000 {
|
|
|
|
compatible = "renesas,ether-r8a7791",
|
|
|
|
"renesas,rcar-gen2-ether";
|
|
|
|
reg = <0 0xee700000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 813>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 813>;
|
|
|
|
phy-mode = "rmii";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
gic: interrupt-controller@f1001000 {
|
|
|
|
compatible = "arm,gic-400";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
#address-cells = <0>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>,
|
|
|
|
<0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>;
|
|
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
clocks = <&cpg CPG_MOD 408>;
|
|
|
|
clock-names = "clk";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 408>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
pciec: pcie@fe000000 {
|
|
|
|
compatible = "renesas,pcie-r8a7791",
|
|
|
|
"renesas,pcie-rcar-gen2";
|
|
|
|
reg = <0 0xfe000000 0 0x80000>;
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
bus-range = <0x00 0xff>;
|
|
|
|
device_type = "pci";
|
2020-04-04 13:21:26 +00:00
|
|
|
ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
|
|
|
|
<0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
|
|
|
|
<0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
|
|
|
|
<0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
|
2018-06-06 17:58:17 +00:00
|
|
|
/* Map all possible DDR as inbound ranges */
|
2020-04-04 13:21:26 +00:00
|
|
|
dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>,
|
|
|
|
<0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>;
|
2018-06-06 17:58:17 +00:00
|
|
|
interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
|
|
|
|
clock-names = "pcie", "pcie_bus";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 319>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
vsp@fe928000 {
|
|
|
|
compatible = "renesas,vsp1";
|
|
|
|
reg = <0 0xfe928000 0 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 131>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 131>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
vsp@fe930000 {
|
|
|
|
compatible = "renesas,vsp1";
|
|
|
|
reg = <0 0xfe930000 0 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 128>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 128>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
vsp@fe938000 {
|
|
|
|
compatible = "renesas,vsp1";
|
|
|
|
reg = <0 0xfe938000 0 0x8000>;
|
|
|
|
interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 127>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 127>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-12-03 20:39:48 +00:00
|
|
|
fdp1@fe940000 {
|
|
|
|
compatible = "renesas,fdp1";
|
|
|
|
reg = <0 0xfe940000 0 0x2400>;
|
|
|
|
interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 119>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 119>;
|
|
|
|
};
|
|
|
|
|
|
|
|
fdp1@fe944000 {
|
|
|
|
compatible = "renesas,fdp1";
|
|
|
|
reg = <0 0xfe944000 0 0x2400>;
|
|
|
|
interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 118>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 118>;
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
jpu: jpeg-codec@fe980000 {
|
|
|
|
compatible = "renesas,jpu-r8a7791",
|
|
|
|
"renesas,rcar-gen2-jpu";
|
|
|
|
reg = <0 0xfe980000 0 0x10300>;
|
|
|
|
interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 106>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 106>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
du: display@feb00000 {
|
|
|
|
compatible = "renesas,du-r8a7791";
|
|
|
|
reg = <0 0xfeb00000 0 0x40000>;
|
|
|
|
interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
|
2023-01-26 20:01:32 +00:00
|
|
|
clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>;
|
2018-06-06 17:58:17 +00:00
|
|
|
clock-names = "du.0", "du.1";
|
2023-01-26 20:01:32 +00:00
|
|
|
resets = <&cpg 724>;
|
|
|
|
reset-names = "du.0";
|
2018-06-06 17:58:17 +00:00
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
port@0 {
|
|
|
|
reg = <0>;
|
|
|
|
du_out_rgb: endpoint {
|
|
|
|
};
|
|
|
|
};
|
|
|
|
port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
du_out_lvds0: endpoint {
|
|
|
|
remote-endpoint = <&lvds0_in>;
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
2018-06-06 17:58:17 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
lvds0: lvds@feb90000 {
|
|
|
|
compatible = "renesas,r8a7791-lvds";
|
|
|
|
reg = <0 0xfeb90000 0 0x1c>;
|
|
|
|
clocks = <&cpg CPG_MOD 726>;
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 726>;
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
port@0 {
|
|
|
|
reg = <0>;
|
|
|
|
lvds0_in: endpoint {
|
|
|
|
remote-endpoint = <&du_out_lvds0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
lvds0_out: endpoint {
|
|
|
|
};
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
prr: chipid@ff000044 {
|
|
|
|
compatible = "renesas,prr";
|
|
|
|
reg = <0 0xff000044 0 4>;
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
cmt0: timer@ffca0000 {
|
|
|
|
compatible = "renesas,r8a7791-cmt0",
|
|
|
|
"renesas,rcar-gen2-cmt0";
|
|
|
|
reg = <0 0xffca0000 0 0x1004>;
|
|
|
|
interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 124>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 124>;
|
|
|
|
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
cmt1: timer@e6130000 {
|
|
|
|
compatible = "renesas,r8a7791-cmt1",
|
|
|
|
"renesas,rcar-gen2-cmt1";
|
|
|
|
reg = <0 0xe6130000 0 0x1004>;
|
|
|
|
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cpg CPG_MOD 329>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
|
|
|
|
resets = <&cpg 329>;
|
|
|
|
|
|
|
|
status = "disabled";
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
2018-06-06 17:58:17 +00:00
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
|
2018-06-06 17:58:17 +00:00
|
|
|
thermal-zones {
|
|
|
|
cpu_thermal: cpu-thermal {
|
|
|
|
polling-delay-passive = <0>;
|
|
|
|
polling-delay = <0>;
|
|
|
|
|
|
|
|
thermal-sensors = <&thermal>;
|
|
|
|
|
|
|
|
trips {
|
|
|
|
cpu-crit {
|
|
|
|
temperature = <95000>;
|
|
|
|
hysteresis = <0>;
|
|
|
|
type = "critical";
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
2018-06-06 17:58:17 +00:00
|
|
|
cooling-maps {
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2018-06-06 17:58:17 +00:00
|
|
|
|
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* External USB clock - can be overridden by the board */
|
|
|
|
usb_extal_clk: usb_extal {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
2018-01-07 19:17:39 +00:00
|
|
|
};
|