2010-06-08 20:07:46 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2010
|
|
|
|
* Texas Instruments Incorporated.
|
|
|
|
* Aneesh V <aneesh@ti.com>
|
|
|
|
* Steve Sakoman <steve@sakoman.com>
|
|
|
|
*
|
|
|
|
* Configuration settings for the TI SDP4430 board.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
*/
|
|
|
|
#define CONFIG_OMAP 1 /* in a TI OMAP core */
|
|
|
|
#define CONFIG_OMAP44XX 1 /* which is a 44XX */
|
|
|
|
#define CONFIG_OMAP4430 1 /* which is in a 4430 */
|
|
|
|
#define CONFIG_4430SDP 1 /* working with SDP */
|
2010-07-15 20:43:10 +00:00
|
|
|
#define CONFIG_ARCH_CPU_INIT
|
2010-06-08 20:07:46 +00:00
|
|
|
|
|
|
|
/* Get CPU defs */
|
|
|
|
#include <asm/arch/cpu.h>
|
|
|
|
#include <asm/arch/omap4.h>
|
|
|
|
|
|
|
|
/* Display CPU and Board Info */
|
|
|
|
#define CONFIG_DISPLAY_CPUINFO 1
|
|
|
|
#define CONFIG_DISPLAY_BOARDINFO 1
|
|
|
|
|
|
|
|
/* Clock Defines */
|
|
|
|
#define V_OSCK 38400000 /* Clock output from T2 */
|
|
|
|
#define V_SCLK V_OSCK
|
|
|
|
|
|
|
|
#undef CONFIG_USE_IRQ /* no support for IRQs */
|
|
|
|
#define CONFIG_MISC_INIT_R
|
|
|
|
|
2011-03-28 09:59:07 +00:00
|
|
|
#define CONFIG_OF_LIBFDT 1
|
|
|
|
|
2010-06-08 20:07:46 +00:00
|
|
|
#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS 1
|
|
|
|
#define CONFIG_INITRD_TAG 1
|
|
|
|
#define CONFIG_REVISION_TAG 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Size of malloc() pool
|
2010-09-14 08:22:34 +00:00
|
|
|
* Total Size Environment - 128k
|
2010-06-08 20:07:46 +00:00
|
|
|
* Malloc - add 256k
|
|
|
|
*/
|
2010-09-14 08:22:34 +00:00
|
|
|
#define CONFIG_ENV_SIZE (128 << 10)
|
2010-06-08 20:07:46 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10))
|
|
|
|
/* Vector Base */
|
|
|
|
#define CONFIG_SYS_CA9_VECTOR_BASE SRAM_ROM_VECT_BASE
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware drivers
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* serial port - NS16550 compatible
|
|
|
|
*/
|
|
|
|
#define V_NS16550_CLK 48000000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NS16550
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE (-4)
|
|
|
|
#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
|
|
|
|
#define CONFIG_CONS_INDEX 3
|
|
|
|
#define CONFIG_SYS_NS16550_COM3 UART3_BASE
|
|
|
|
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
|
|
|
|
115200}
|
|
|
|
/* I2C */
|
|
|
|
#define CONFIG_HARD_I2C 1
|
|
|
|
#define CONFIG_SYS_I2C_SPEED 100000
|
|
|
|
#define CONFIG_SYS_I2C_SLAVE 1
|
|
|
|
#define CONFIG_SYS_I2C_BUS 0
|
|
|
|
#define CONFIG_SYS_I2C_BUS_SELECT 1
|
|
|
|
#define CONFIG_DRIVER_OMAP34XX_I2C 1
|
|
|
|
#define CONFIG_I2C_MULTI_BUS 1
|
|
|
|
|
2010-07-15 19:53:42 +00:00
|
|
|
/* TWL6030 */
|
|
|
|
#define CONFIG_TWL6030_POWER 1
|
2010-11-25 10:52:04 +00:00
|
|
|
#define CONFIG_CMD_BAT 1
|
2010-07-15 19:53:42 +00:00
|
|
|
|
2010-06-08 20:07:46 +00:00
|
|
|
/* MMC */
|
2010-09-19 03:59:54 +00:00
|
|
|
#define CONFIG_GENERIC_MMC 1
|
2010-06-08 20:07:46 +00:00
|
|
|
#define CONFIG_MMC 1
|
2010-09-19 03:59:54 +00:00
|
|
|
#define CONFIG_OMAP_HSMMC 1
|
2010-06-08 20:07:46 +00:00
|
|
|
#define CONFIG_SYS_MMC_SET_DEV 1
|
|
|
|
#define CONFIG_DOS_PARTITION 1
|
|
|
|
|
2010-09-14 08:22:34 +00:00
|
|
|
/* MMC ENV related defines */
|
|
|
|
#define CONFIG_ENV_IS_IN_MMC 1
|
|
|
|
#define CONFIG_SYS_MMC_ENV_DEV 1 /* SLOT2: eMMC(1) */
|
|
|
|
#define CONFIG_ENV_OFFSET 0xE0000
|
|
|
|
|
2010-06-25 19:44:33 +00:00
|
|
|
/* USB */
|
|
|
|
#define CONFIG_MUSB_UDC 1
|
|
|
|
#define CONFIG_USB_OMAP3 1
|
|
|
|
|
|
|
|
/* USB device configuration */
|
|
|
|
#define CONFIG_USB_DEVICE 1
|
|
|
|
#define CONFIG_USB_TTY 1
|
|
|
|
#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
|
|
|
|
|
2010-06-08 20:07:46 +00:00
|
|
|
/* Flash */
|
|
|
|
#define CONFIG_SYS_NO_FLASH 1
|
|
|
|
|
|
|
|
/* commands to include */
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
/* Enabled commands */
|
|
|
|
#define CONFIG_CMD_EXT2 /* EXT2 Support */
|
|
|
|
#define CONFIG_CMD_FAT /* FAT support */
|
|
|
|
#define CONFIG_CMD_I2C /* I2C serial bus support */
|
|
|
|
#define CONFIG_CMD_MMC /* MMC support */
|
2010-09-14 08:22:34 +00:00
|
|
|
#define CONFIG_CMD_SAVEENV
|
2010-06-08 20:07:46 +00:00
|
|
|
|
|
|
|
/* Disabled commands */
|
|
|
|
#undef CONFIG_CMD_NET
|
2010-11-29 01:00:12 +00:00
|
|
|
#undef CONFIG_CMD_NFS
|
2010-06-08 20:07:46 +00:00
|
|
|
#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
|
|
|
|
#undef CONFIG_CMD_IMLS /* List all found images */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Environment setup
|
|
|
|
*/
|
|
|
|
|
2010-07-07 22:25:25 +00:00
|
|
|
#define CONFIG_BOOTDELAY 3
|
|
|
|
|
2010-06-08 20:07:46 +00:00
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"loadaddr=0x82000000\0" \
|
|
|
|
"console=ttyS2,115200n8\0" \
|
2010-06-25 19:44:33 +00:00
|
|
|
"usbtty=cdc_acm\0" \
|
2010-07-07 22:25:25 +00:00
|
|
|
"vram=16M\0" \
|
2010-09-19 03:59:54 +00:00
|
|
|
"mmcdev=0\0" \
|
2010-06-08 20:07:46 +00:00
|
|
|
"mmcroot=/dev/mmcblk0p2 rw\0" \
|
|
|
|
"mmcrootfstype=ext3 rootwait\0" \
|
|
|
|
"mmcargs=setenv bootargs console=${console} " \
|
2010-07-07 22:25:25 +00:00
|
|
|
"vram=${vram} " \
|
2010-06-08 20:07:46 +00:00
|
|
|
"root=${mmcroot} " \
|
|
|
|
"rootfstype=${mmcrootfstype}\0" \
|
|
|
|
"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
|
|
|
|
"bootscript=echo Running bootscript from mmc${mmcdev} ...; " \
|
|
|
|
"source ${loadaddr}\0" \
|
|
|
|
"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
|
|
|
|
"mmcboot=echo Booting from mmc${mmcdev} ...; " \
|
|
|
|
"run mmcargs; " \
|
|
|
|
"bootm ${loadaddr}\0" \
|
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND \
|
2010-09-19 03:59:54 +00:00
|
|
|
"if mmc rescan ${mmcdev}; then " \
|
2010-06-08 20:07:46 +00:00
|
|
|
"if run loadbootscript; then " \
|
|
|
|
"run bootscript; " \
|
|
|
|
"else " \
|
|
|
|
"if run loaduimage; then " \
|
|
|
|
"run mmcboot; " \
|
|
|
|
"fi; " \
|
|
|
|
"fi; " \
|
|
|
|
"fi"
|
|
|
|
|
|
|
|
#define CONFIG_AUTO_COMPLETE 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
|
|
|
#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
|
|
|
|
#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
|
|
|
|
#define CONFIG_SYS_PROMPT "OMAP4430 SDP # "
|
|
|
|
#define CONFIG_SYS_CBSIZE 256
|
|
|
|
/* Print Buffer Size */
|
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
|
|
|
|
sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
#define CONFIG_SYS_MAXARGS 16
|
|
|
|
/* Boot Argument Buffer Size */
|
|
|
|
#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* memtest setup
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x80000000
|
|
|
|
#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (32 << 20))
|
|
|
|
|
|
|
|
/* Default load address */
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x80000000
|
|
|
|
|
|
|
|
/* Use General purpose timer 1 */
|
2010-07-20 21:56:07 +00:00
|
|
|
#define CONFIG_SYS_TIMERBASE GPT2_BASE
|
2010-06-08 20:07:46 +00:00
|
|
|
#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
|
|
|
|
#define CONFIG_SYS_HZ 1000
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Stack sizes
|
|
|
|
*
|
|
|
|
* The stack sizes are set up in start.S using the settings below
|
|
|
|
*/
|
|
|
|
#define CONFIG_STACKSIZE (128 << 10) /* Regular stack */
|
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
#define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack */
|
|
|
|
#define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SDRAM Memory Map
|
|
|
|
* Even though we use two CS all the memory
|
|
|
|
* is mapped to one contiguous block
|
|
|
|
*/
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 1
|
|
|
|
|
2010-09-30 03:59:51 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x80000000
|
2010-10-27 12:04:30 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0x4030D800
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x800
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
|
|
|
|
CONFIG_SYS_INIT_RAM_SIZE - \
|
|
|
|
GENERATED_GBL_DATA_SIZE)
|
2010-09-30 03:59:51 +00:00
|
|
|
|
2011-06-16 23:30:52 +00:00
|
|
|
#ifndef CONFIG_SYS_L2CACHE_OFF
|
|
|
|
#define CONFIG_SYS_L2_PL310 1
|
|
|
|
#define CONFIG_SYS_PL310_BASE 0x48242000
|
|
|
|
#endif
|
|
|
|
|
2011-07-21 13:10:12 +00:00
|
|
|
/* Defines for SDRAM init */
|
|
|
|
#ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
|
2011-07-21 13:10:15 +00:00
|
|
|
#define CONFIG_SYS_AUTOMATIC_SDRAM_DETECTION
|
2011-07-21 13:10:12 +00:00
|
|
|
#define CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS
|
|
|
|
#endif
|
|
|
|
|
2011-07-21 13:10:21 +00:00
|
|
|
/* Defines for SPL */
|
|
|
|
#define CONFIG_SPL
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x40304350
|
|
|
|
#define CONFIG_SPL_MAX_SIZE 0x8000 /* 32 K */
|
|
|
|
#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
|
|
|
|
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x80000000
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
|
|
|
|
|
2011-07-21 13:10:27 +00:00
|
|
|
#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
|
|
|
|
#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
|
|
|
|
#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
|
|
|
|
#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
|
|
|
|
|
2011-07-21 13:10:21 +00:00
|
|
|
#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
|
#define CONFIG_SPL_LIBDISK_SUPPORT
|
|
|
|
#define CONFIG_SPL_I2C_SUPPORT
|
|
|
|
#define CONFIG_SPL_MMC_SUPPORT
|
|
|
|
#define CONFIG_SPL_FAT_SUPPORT
|
|
|
|
#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
|
|
|
#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
|
#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/omap-common/u-boot-spl.lds"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
|
|
|
|
* 64 bytes before this address should be set aside for u-boot.img's
|
|
|
|
* header. That is 0x800FFFC0--0x80100000 should not be used for any
|
|
|
|
* other needs.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x80100000
|
|
|
|
|
2010-06-08 20:07:46 +00:00
|
|
|
#endif /* __CONFIG_H */
|