2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2011-03-07 21:11:42 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 Samsung Electronics
|
|
|
|
*
|
|
|
|
* Donghwa Lee <dh09.lee@samsung.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <errno.h>
|
|
|
|
#include <pwm.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/pwm.h>
|
|
|
|
#include <asm/arch/clk.h>
|
|
|
|
|
|
|
|
int pwm_enable(int pwm_id)
|
|
|
|
{
|
|
|
|
const struct s5p_timer *pwm =
|
2020-07-10 17:07:31 +00:00
|
|
|
#if defined(CONFIG_ARCH_NEXELL)
|
|
|
|
(struct s5p_timer *)PHY_BASEADDR_PWM;
|
|
|
|
#else
|
2011-03-07 21:11:42 +00:00
|
|
|
(struct s5p_timer *)samsung_get_base_timer();
|
2020-07-10 17:07:31 +00:00
|
|
|
#endif
|
2011-03-07 21:11:42 +00:00
|
|
|
unsigned long tcon;
|
|
|
|
|
|
|
|
tcon = readl(&pwm->tcon);
|
|
|
|
tcon |= TCON_START(pwm_id);
|
|
|
|
|
|
|
|
writel(tcon, &pwm->tcon);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void pwm_disable(int pwm_id)
|
|
|
|
{
|
|
|
|
const struct s5p_timer *pwm =
|
2020-07-10 17:07:31 +00:00
|
|
|
#if defined(CONFIG_ARCH_NEXELL)
|
|
|
|
(struct s5p_timer *)PHY_BASEADDR_PWM;
|
|
|
|
#else
|
2011-03-07 21:11:42 +00:00
|
|
|
(struct s5p_timer *)samsung_get_base_timer();
|
2020-07-10 17:07:31 +00:00
|
|
|
#endif
|
2011-03-07 21:11:42 +00:00
|
|
|
unsigned long tcon;
|
|
|
|
|
|
|
|
tcon = readl(&pwm->tcon);
|
|
|
|
tcon &= ~TCON_START(pwm_id);
|
|
|
|
|
|
|
|
writel(tcon, &pwm->tcon);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long pwm_calc_tin(int pwm_id, unsigned long freq)
|
|
|
|
{
|
|
|
|
unsigned long tin_parent_rate;
|
|
|
|
unsigned int div;
|
|
|
|
|
2020-07-10 17:07:31 +00:00
|
|
|
#if defined(CONFIG_ARCH_NEXELL)
|
|
|
|
unsigned int pre_div;
|
|
|
|
const struct s5p_timer *pwm =
|
|
|
|
(struct s5p_timer *)PHY_BASEADDR_PWM;
|
|
|
|
unsigned int val;
|
|
|
|
struct clk *clk = clk_get(CORECLK_NAME_PCLK);
|
|
|
|
|
|
|
|
tin_parent_rate = clk_get_rate(clk);
|
|
|
|
#else
|
2011-03-07 21:11:42 +00:00
|
|
|
tin_parent_rate = get_pwm_clk();
|
2020-07-10 17:07:31 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_ARCH_NEXELL)
|
|
|
|
writel(0, &pwm->tcfg0);
|
|
|
|
val = readl(&pwm->tcfg0);
|
|
|
|
|
|
|
|
if (pwm_id < 2)
|
|
|
|
div = ((val >> 0) & 0xff) + 1;
|
|
|
|
else
|
|
|
|
div = ((val >> 8) & 0xff) + 1;
|
2011-03-07 21:11:42 +00:00
|
|
|
|
2020-07-10 17:07:31 +00:00
|
|
|
writel(0, &pwm->tcfg1);
|
|
|
|
val = readl(&pwm->tcfg1);
|
|
|
|
val = (val >> MUX_DIV_SHIFT(pwm_id)) & 0xF;
|
|
|
|
pre_div = (1UL << val);
|
|
|
|
|
|
|
|
freq = tin_parent_rate / div / pre_div;
|
|
|
|
|
|
|
|
return freq;
|
|
|
|
#else
|
2011-03-07 21:11:42 +00:00
|
|
|
for (div = 2; div <= 16; div *= 2) {
|
|
|
|
if ((tin_parent_rate / (div << 16)) < freq)
|
|
|
|
return tin_parent_rate / div;
|
|
|
|
}
|
|
|
|
|
|
|
|
return tin_parent_rate / 16;
|
2020-07-10 17:07:31 +00:00
|
|
|
#endif
|
2011-03-07 21:11:42 +00:00
|
|
|
}
|
|
|
|
|
2013-03-28 04:32:20 +00:00
|
|
|
#define NS_IN_SEC 1000000000UL
|
2011-03-07 21:11:42 +00:00
|
|
|
|
|
|
|
int pwm_config(int pwm_id, int duty_ns, int period_ns)
|
|
|
|
{
|
|
|
|
const struct s5p_timer *pwm =
|
2020-07-10 17:07:31 +00:00
|
|
|
#if defined(CONFIG_ARCH_NEXELL)
|
|
|
|
(struct s5p_timer *)PHY_BASEADDR_PWM;
|
|
|
|
#else
|
2011-03-07 21:11:42 +00:00
|
|
|
(struct s5p_timer *)samsung_get_base_timer();
|
2020-07-10 17:07:31 +00:00
|
|
|
#endif
|
2011-03-07 21:11:42 +00:00
|
|
|
unsigned int offset;
|
|
|
|
unsigned long tin_rate;
|
|
|
|
unsigned long tin_ns;
|
2013-03-28 04:32:20 +00:00
|
|
|
unsigned long frequency;
|
2011-03-07 21:11:42 +00:00
|
|
|
unsigned long tcon;
|
|
|
|
unsigned long tcnt;
|
|
|
|
unsigned long tcmp;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We currently avoid using 64bit arithmetic by using the
|
|
|
|
* fact that anything faster than 1GHz is easily representable
|
|
|
|
* by 32bits.
|
|
|
|
*/
|
2013-03-28 04:32:20 +00:00
|
|
|
if (period_ns > NS_IN_SEC || duty_ns > NS_IN_SEC || period_ns == 0)
|
2011-03-07 21:11:42 +00:00
|
|
|
return -ERANGE;
|
|
|
|
|
|
|
|
if (duty_ns > period_ns)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-03-28 04:32:20 +00:00
|
|
|
frequency = NS_IN_SEC / period_ns;
|
2011-03-07 21:11:42 +00:00
|
|
|
|
|
|
|
/* Check to see if we are changing the clock rate of the PWM */
|
2013-03-28 04:32:20 +00:00
|
|
|
tin_rate = pwm_calc_tin(pwm_id, frequency);
|
2011-03-07 21:11:42 +00:00
|
|
|
|
2013-03-28 04:32:20 +00:00
|
|
|
tin_ns = NS_IN_SEC / tin_rate;
|
2020-07-10 17:07:31 +00:00
|
|
|
|
|
|
|
if (IS_ENABLED(CONFIG_ARCH_NEXELL))
|
|
|
|
/* The counter starts at zero. */
|
|
|
|
tcnt = (period_ns / tin_ns) - 1;
|
|
|
|
else
|
|
|
|
tcnt = period_ns / tin_ns;
|
2011-03-07 21:11:42 +00:00
|
|
|
|
|
|
|
/* Note, counters count down */
|
|
|
|
tcmp = duty_ns / tin_ns;
|
|
|
|
tcmp = tcnt - tcmp;
|
|
|
|
|
|
|
|
/* Update the PWM register block. */
|
|
|
|
offset = pwm_id * 3;
|
|
|
|
if (pwm_id < 4) {
|
|
|
|
writel(tcnt, &pwm->tcntb0 + offset);
|
|
|
|
writel(tcmp, &pwm->tcmpb0 + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
tcon = readl(&pwm->tcon);
|
|
|
|
tcon |= TCON_UPDATE(pwm_id);
|
|
|
|
if (pwm_id < 4)
|
|
|
|
tcon |= TCON_AUTO_RELOAD(pwm_id);
|
|
|
|
else
|
|
|
|
tcon |= TCON4_AUTO_RELOAD;
|
|
|
|
writel(tcon, &pwm->tcon);
|
|
|
|
|
|
|
|
tcon &= ~TCON_UPDATE(pwm_id);
|
|
|
|
writel(tcon, &pwm->tcon);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int pwm_init(int pwm_id, int div, int invert)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
const struct s5p_timer *pwm =
|
2020-07-10 17:07:31 +00:00
|
|
|
#if defined(CONFIG_ARCH_NEXELL)
|
|
|
|
(struct s5p_timer *)PHY_BASEADDR_PWM;
|
|
|
|
#else
|
2011-03-07 21:11:42 +00:00
|
|
|
(struct s5p_timer *)samsung_get_base_timer();
|
2020-07-10 17:07:31 +00:00
|
|
|
#endif
|
Exynos: pwm: Fix two bugs in the exynos pwm configuration code
First, the "div" value was being used incorrectly to compute the frequency of
the PWM timer. The value passed in is a constant which reflects the value
that would be found in a configuration register, 0 to 4. That should
correspond to a scaling factor of 1, 2, 4, 8, or 16, 1 << div, but div + 1 was
being used instead.
Second, the reset value of the timers were being calculated to give an overall
frequency, thrown out, and set to a maximum value. This was done so that PWM 4
could be used as the system clock by counting down from a high value, but it
was applied indiscriminantly. It should at most be applied only to PWM 4.
This change also takes the opportunity to tidy up the pwm_init function.
Test with command "sf probe 1:0; time sf read 40008000 0 1000".
Try with different numbers of bytes and see that sane values are obtained
Build and boot U-boot with this patch, backlight works properly.
Signed-off-by: Gabe Black <gabeblack@google.com>
Signed-off-by: Akshay Saraswat <akshay.s@samsung.com>
Acked-by: Simon Glass <sjg@chromium.org>
Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
2013-03-28 04:32:18 +00:00
|
|
|
unsigned long ticks_per_period;
|
2011-03-07 21:11:42 +00:00
|
|
|
unsigned int offset, prescaler;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Timer Freq(HZ) =
|
|
|
|
* PWM_CLK / { (prescaler_value + 1) * (divider_value) }
|
|
|
|
*/
|
|
|
|
|
|
|
|
val = readl(&pwm->tcfg0);
|
|
|
|
if (pwm_id < 2) {
|
|
|
|
prescaler = PRESCALER_0;
|
|
|
|
val &= ~0xff;
|
|
|
|
val |= (prescaler & 0xff);
|
|
|
|
} else {
|
|
|
|
prescaler = PRESCALER_1;
|
|
|
|
val &= ~(0xff << 8);
|
|
|
|
val |= (prescaler & 0xff) << 8;
|
|
|
|
}
|
|
|
|
writel(val, &pwm->tcfg0);
|
|
|
|
val = readl(&pwm->tcfg1);
|
|
|
|
val &= ~(0xf << MUX_DIV_SHIFT(pwm_id));
|
|
|
|
val |= (div & 0xf) << MUX_DIV_SHIFT(pwm_id);
|
|
|
|
writel(val, &pwm->tcfg1);
|
|
|
|
|
Exynos: pwm: Fix two bugs in the exynos pwm configuration code
First, the "div" value was being used incorrectly to compute the frequency of
the PWM timer. The value passed in is a constant which reflects the value
that would be found in a configuration register, 0 to 4. That should
correspond to a scaling factor of 1, 2, 4, 8, or 16, 1 << div, but div + 1 was
being used instead.
Second, the reset value of the timers were being calculated to give an overall
frequency, thrown out, and set to a maximum value. This was done so that PWM 4
could be used as the system clock by counting down from a high value, but it
was applied indiscriminantly. It should at most be applied only to PWM 4.
This change also takes the opportunity to tidy up the pwm_init function.
Test with command "sf probe 1:0; time sf read 40008000 0 1000".
Try with different numbers of bytes and see that sane values are obtained
Build and boot U-boot with this patch, backlight works properly.
Signed-off-by: Gabe Black <gabeblack@google.com>
Signed-off-by: Akshay Saraswat <akshay.s@samsung.com>
Acked-by: Simon Glass <sjg@chromium.org>
Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
2013-03-28 04:32:18 +00:00
|
|
|
if (pwm_id == 4) {
|
|
|
|
/*
|
|
|
|
* TODO(sjg): Use this as a countdown timer for now. We count
|
|
|
|
* down from the maximum value to 0, then reset.
|
|
|
|
*/
|
|
|
|
ticks_per_period = -1UL;
|
|
|
|
} else {
|
|
|
|
const unsigned long pwm_hz = 1000;
|
2020-07-10 17:07:31 +00:00
|
|
|
#if defined(CONFIG_ARCH_NEXELL)
|
|
|
|
struct clk *clk = clk_get(CORECLK_NAME_PCLK);
|
|
|
|
unsigned long timer_rate_hz = clk_get_rate(clk) /
|
|
|
|
#else
|
Exynos: pwm: Fix two bugs in the exynos pwm configuration code
First, the "div" value was being used incorrectly to compute the frequency of
the PWM timer. The value passed in is a constant which reflects the value
that would be found in a configuration register, 0 to 4. That should
correspond to a scaling factor of 1, 2, 4, 8, or 16, 1 << div, but div + 1 was
being used instead.
Second, the reset value of the timers were being calculated to give an overall
frequency, thrown out, and set to a maximum value. This was done so that PWM 4
could be used as the system clock by counting down from a high value, but it
was applied indiscriminantly. It should at most be applied only to PWM 4.
This change also takes the opportunity to tidy up the pwm_init function.
Test with command "sf probe 1:0; time sf read 40008000 0 1000".
Try with different numbers of bytes and see that sane values are obtained
Build and boot U-boot with this patch, backlight works properly.
Signed-off-by: Gabe Black <gabeblack@google.com>
Signed-off-by: Akshay Saraswat <akshay.s@samsung.com>
Acked-by: Simon Glass <sjg@chromium.org>
Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
2013-03-28 04:32:18 +00:00
|
|
|
unsigned long timer_rate_hz = get_pwm_clk() /
|
2020-07-10 17:07:31 +00:00
|
|
|
#endif
|
Exynos: pwm: Fix two bugs in the exynos pwm configuration code
First, the "div" value was being used incorrectly to compute the frequency of
the PWM timer. The value passed in is a constant which reflects the value
that would be found in a configuration register, 0 to 4. That should
correspond to a scaling factor of 1, 2, 4, 8, or 16, 1 << div, but div + 1 was
being used instead.
Second, the reset value of the timers were being calculated to give an overall
frequency, thrown out, and set to a maximum value. This was done so that PWM 4
could be used as the system clock by counting down from a high value, but it
was applied indiscriminantly. It should at most be applied only to PWM 4.
This change also takes the opportunity to tidy up the pwm_init function.
Test with command "sf probe 1:0; time sf read 40008000 0 1000".
Try with different numbers of bytes and see that sane values are obtained
Build and boot U-boot with this patch, backlight works properly.
Signed-off-by: Gabe Black <gabeblack@google.com>
Signed-off-by: Akshay Saraswat <akshay.s@samsung.com>
Acked-by: Simon Glass <sjg@chromium.org>
Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
2013-03-28 04:32:18 +00:00
|
|
|
((prescaler + 1) * (1 << div));
|
2011-03-07 21:11:42 +00:00
|
|
|
|
Exynos: pwm: Fix two bugs in the exynos pwm configuration code
First, the "div" value was being used incorrectly to compute the frequency of
the PWM timer. The value passed in is a constant which reflects the value
that would be found in a configuration register, 0 to 4. That should
correspond to a scaling factor of 1, 2, 4, 8, or 16, 1 << div, but div + 1 was
being used instead.
Second, the reset value of the timers were being calculated to give an overall
frequency, thrown out, and set to a maximum value. This was done so that PWM 4
could be used as the system clock by counting down from a high value, but it
was applied indiscriminantly. It should at most be applied only to PWM 4.
This change also takes the opportunity to tidy up the pwm_init function.
Test with command "sf probe 1:0; time sf read 40008000 0 1000".
Try with different numbers of bytes and see that sane values are obtained
Build and boot U-boot with this patch, backlight works properly.
Signed-off-by: Gabe Black <gabeblack@google.com>
Signed-off-by: Akshay Saraswat <akshay.s@samsung.com>
Acked-by: Simon Glass <sjg@chromium.org>
Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
2013-03-28 04:32:18 +00:00
|
|
|
ticks_per_period = timer_rate_hz / pwm_hz;
|
|
|
|
}
|
2011-03-07 21:11:42 +00:00
|
|
|
|
|
|
|
/* set count value */
|
|
|
|
offset = pwm_id * 3;
|
2013-03-28 04:32:16 +00:00
|
|
|
|
Exynos: pwm: Fix two bugs in the exynos pwm configuration code
First, the "div" value was being used incorrectly to compute the frequency of
the PWM timer. The value passed in is a constant which reflects the value
that would be found in a configuration register, 0 to 4. That should
correspond to a scaling factor of 1, 2, 4, 8, or 16, 1 << div, but div + 1 was
being used instead.
Second, the reset value of the timers were being calculated to give an overall
frequency, thrown out, and set to a maximum value. This was done so that PWM 4
could be used as the system clock by counting down from a high value, but it
was applied indiscriminantly. It should at most be applied only to PWM 4.
This change also takes the opportunity to tidy up the pwm_init function.
Test with command "sf probe 1:0; time sf read 40008000 0 1000".
Try with different numbers of bytes and see that sane values are obtained
Build and boot U-boot with this patch, backlight works properly.
Signed-off-by: Gabe Black <gabeblack@google.com>
Signed-off-by: Akshay Saraswat <akshay.s@samsung.com>
Acked-by: Simon Glass <sjg@chromium.org>
Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
2013-03-28 04:32:18 +00:00
|
|
|
writel(ticks_per_period, &pwm->tcntb0 + offset);
|
2011-03-07 21:11:42 +00:00
|
|
|
|
|
|
|
val = readl(&pwm->tcon) & ~(0xf << TCON_OFFSET(pwm_id));
|
|
|
|
if (invert && (pwm_id < 4))
|
|
|
|
val |= TCON_INVERTER(pwm_id);
|
|
|
|
writel(val, &pwm->tcon);
|
|
|
|
|
|
|
|
pwm_enable(pwm_id);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|