2021-01-17 15:19:49 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2016-05-25 06:23:31 +00:00
|
|
|
/*
|
2021-01-17 15:19:49 +00:00
|
|
|
* Copyright (C) 2016- 2021 Marvell International Ltd.
|
2016-05-25 06:23:31 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Device Tree file for Marvell Armada 7040 Development board platform
|
2017-04-05 15:22:32 +00:00
|
|
|
* Boot device: SPI NOR, 0x32 (SW3)
|
2016-05-25 06:23:31 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include "armada-7040.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Marvell Armada 7040 DB board";
|
|
|
|
compatible = "marvell,armada7040-db", "marvell,armada7040",
|
|
|
|
"marvell,armada-ap806-quad", "marvell,armada-ap806";
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
stdout-path = "serial0:115200n8";
|
|
|
|
};
|
|
|
|
|
2016-08-31 12:47:36 +00:00
|
|
|
aliases {
|
2021-01-17 15:19:49 +00:00
|
|
|
i2c0 = &cp0_i2c0;
|
|
|
|
spi0 = &cp0_spi1;
|
2016-08-31 12:47:36 +00:00
|
|
|
};
|
|
|
|
|
2016-05-25 06:23:31 +00:00
|
|
|
memory@00000000 {
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x0 0x0 0x0 0x80000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-12-08 10:22:30 +00:00
|
|
|
&ap_pinctl {
|
|
|
|
/* MPP Bus:
|
|
|
|
* SDIO [0-5]
|
|
|
|
* UART0 [11,19]
|
|
|
|
*/
|
|
|
|
/* 0 1 2 3 4 5 6 7 8 9 */
|
|
|
|
pin-func = < 1 1 1 1 1 1 0 0 0 0
|
|
|
|
0 3 0 0 0 0 0 0 0 3 >;
|
|
|
|
};
|
|
|
|
|
2016-05-25 06:23:31 +00:00
|
|
|
&uart0 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_pcie2 {
|
2016-05-25 06:23:31 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_i2c0 {
|
2016-12-08 10:22:30 +00:00
|
|
|
pinctrl-names = "default";
|
2021-01-17 15:19:49 +00:00
|
|
|
pinctrl-0 = <&cp0_i2c0_pins>;
|
2016-05-25 06:23:31 +00:00
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_pinctl {
|
2016-12-08 10:22:30 +00:00
|
|
|
/* MPP Bus:
|
|
|
|
* TDM [0-11]
|
|
|
|
* SPI [13-16]
|
|
|
|
* SATA1 [28]
|
|
|
|
* UART0 [29-30]
|
|
|
|
* SMI [32,34]
|
|
|
|
* XSMI [35-36]
|
|
|
|
* I2C [37-38]
|
|
|
|
* RGMII1[44-55]
|
|
|
|
* SD [56-62]
|
|
|
|
*/
|
|
|
|
/* 0 1 2 3 4 5 6 7 8 9 */
|
|
|
|
pin-func = < 4 4 4 4 4 4 4 4 4 4
|
|
|
|
4 4 0 3 3 3 3 0 0 0
|
|
|
|
0 0 0 0 0 0 0 0 9 0xA
|
|
|
|
0xA 0 7 0 7 7 7 2 2 0
|
|
|
|
0 0 0 0 1 1 1 1 1 1
|
|
|
|
1 1 1 1 1 1 0xE 0xE 0xE 0xE
|
|
|
|
0xE 0xE 0xE >;
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_spi1 {
|
2016-12-08 10:22:30 +00:00
|
|
|
pinctrl-names = "default";
|
2021-01-17 15:19:49 +00:00
|
|
|
pinctrl-0 = <&cp0_spi0_pins>;
|
2016-05-25 06:23:31 +00:00
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
spi-flash@0 {
|
|
|
|
#address-cells = <0x1>;
|
|
|
|
#size-cells = <0x1>;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
reg = <0x0>;
|
|
|
|
spi-max-frequency = <20000000>;
|
|
|
|
|
|
|
|
partitions {
|
|
|
|
compatible = "fixed-partitions";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
partition@0 {
|
|
|
|
label = "U-Boot";
|
|
|
|
reg = <0x0 0x200000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
partition@400000 {
|
|
|
|
label = "Filesystem";
|
|
|
|
reg = <0x200000 0xe00000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_sata0 {
|
2016-05-25 06:23:31 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_usb3_0 {
|
2016-05-25 06:23:31 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_usb3_1 {
|
2016-05-25 06:23:31 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|
2016-05-25 07:06:29 +00:00
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_comphy {
|
2016-05-25 07:06:29 +00:00
|
|
|
phy0 {
|
2017-04-26 12:40:00 +00:00
|
|
|
phy-type = <COMPHY_TYPE_SGMII1>;
|
|
|
|
phy-speed = <COMPHY_SPEED_1_25G>;
|
2016-05-25 07:06:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
phy1 {
|
2017-04-26 12:40:00 +00:00
|
|
|
phy-type = <COMPHY_TYPE_USB3_HOST0>;
|
|
|
|
phy-speed = <COMPHY_SPEED_5G>;
|
2016-05-25 07:06:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
phy2 {
|
2018-05-14 08:20:54 +00:00
|
|
|
phy-type = <COMPHY_TYPE_SFI0>;
|
|
|
|
phy-speed = <COMPHY_SPEED_10_3125G>;
|
2016-05-25 07:06:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
phy3 {
|
2017-04-26 12:40:00 +00:00
|
|
|
phy-type = <COMPHY_TYPE_SATA1>;
|
|
|
|
phy-speed = <COMPHY_SPEED_5G>;
|
2016-05-25 07:06:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
phy4 {
|
2017-04-26 12:40:00 +00:00
|
|
|
phy-type = <COMPHY_TYPE_USB3_HOST1>;
|
|
|
|
phy-speed = <COMPHY_SPEED_5G>;
|
2016-05-25 07:06:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
phy5 {
|
2017-04-26 12:40:00 +00:00
|
|
|
phy-type = <COMPHY_TYPE_PEX2>;
|
|
|
|
phy-speed = <COMPHY_SPEED_5G>;
|
2016-05-25 07:06:29 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_utmi0 {
|
2016-05-25 07:06:29 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_utmi1 {
|
2016-05-25 07:06:29 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|
2016-12-09 14:42:15 +00:00
|
|
|
|
|
|
|
&ap_sdhci0 {
|
|
|
|
status = "okay";
|
|
|
|
bus-width = <4>;
|
|
|
|
no-1-8-v;
|
|
|
|
non-removable;
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_sdhci0 {
|
2016-12-09 14:42:15 +00:00
|
|
|
status = "okay";
|
|
|
|
bus-width = <4>;
|
|
|
|
no-1-8-v;
|
|
|
|
non-removable;
|
|
|
|
};
|
2017-02-20 11:27:25 +00:00
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_mdio {
|
2017-02-20 11:27:25 +00:00
|
|
|
phy0: ethernet-phy@0 {
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
phy1: ethernet-phy@1 {
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_ethernet {
|
2017-02-20 11:27:25 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_eth0 {
|
2017-04-06 13:39:07 +00:00
|
|
|
status = "okay";
|
|
|
|
phy-mode = "sfi"; /* lane-2 */
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_eth1 {
|
2017-02-20 11:27:25 +00:00
|
|
|
status = "okay";
|
|
|
|
phy = <&phy0>;
|
|
|
|
phy-mode = "sgmii";
|
|
|
|
};
|
|
|
|
|
2021-01-17 15:19:49 +00:00
|
|
|
&cp0_eth2 {
|
2017-02-20 11:27:25 +00:00
|
|
|
status = "okay";
|
|
|
|
phy = <&phy1>;
|
|
|
|
phy-mode = "rgmii-id";
|
|
|
|
};
|