2003-10-15 23:53:47 +00:00
|
|
|
/*
|
2011-01-19 07:16:27 +00:00
|
|
|
* Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
|
2009-03-19 07:46:19 +00:00
|
|
|
*
|
2003-10-15 23:53:47 +00:00
|
|
|
* (C) Copyright 2003 Motorola Inc.
|
|
|
|
* Xianghua Xiao, (X.Xiao@motorola.com)
|
|
|
|
*
|
|
|
|
* (C) Copyright 2000
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <ppc_asm.tmpl>
|
2011-02-11 07:25:30 +00:00
|
|
|
#include <linux/compiler.h>
|
2003-10-15 23:53:47 +00:00
|
|
|
#include <asm/processor.h>
|
mpc8[56]xx: Put localbus clock in sysinfo and gd
Currently MPC85xx and MPC86xx boards just calculate the localbus frequency
and print it out, but don't save it.
This changes where its calculated and stored to be more consistent with the
CPU, CCB, TB, and DDR frequencies and the MPC83xx localbus clock.
The localbus frequency is added to sysinfo and calculated when sysinfo is
set up, in cpu/mpc8[56]xx/speed.c, the same as the other frequencies are.
get_clocks() copies the frequency into the global data, as the other
frequencies are, into a new field that is only enabled for MPC85xx and
MPC86xx.
checkcpu() in cpu/mpc8[56]xx/cpu.c will print out the local bus frequency
from sysinfo, like the other frequencies, instead of calculating it on the
spot.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Acked-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Jon Loeliger <jdl@freescale.com>
2008-12-03 23:16:37 +00:00
|
|
|
#include <asm/io.h>
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2006-03-31 16:32:53 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
/* --------------------------------------------------------------- */
|
|
|
|
|
|
|
|
void get_sys_info (sys_info_t * sysInfo)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
2012-10-08 07:44:06 +00:00
|
|
|
#ifdef CONFIG_FSL_IFC
|
|
|
|
struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
|
|
|
|
u32 ccr;
|
|
|
|
#endif
|
2009-03-19 07:46:19 +00:00
|
|
|
#ifdef CONFIG_FSL_CORENET
|
|
|
|
volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
|
2011-08-05 21:15:24 +00:00
|
|
|
unsigned int cpu;
|
2009-03-19 07:46:19 +00:00
|
|
|
|
|
|
|
const u8 core_cplx_PLL[16] = {
|
|
|
|
[ 0] = 0, /* CC1 PPL / 1 */
|
|
|
|
[ 1] = 0, /* CC1 PPL / 2 */
|
|
|
|
[ 2] = 0, /* CC1 PPL / 4 */
|
|
|
|
[ 4] = 1, /* CC2 PPL / 1 */
|
|
|
|
[ 5] = 1, /* CC2 PPL / 2 */
|
|
|
|
[ 6] = 1, /* CC2 PPL / 4 */
|
|
|
|
[ 8] = 2, /* CC3 PPL / 1 */
|
|
|
|
[ 9] = 2, /* CC3 PPL / 2 */
|
|
|
|
[10] = 2, /* CC3 PPL / 4 */
|
|
|
|
[12] = 3, /* CC4 PPL / 1 */
|
|
|
|
[13] = 3, /* CC4 PPL / 2 */
|
|
|
|
[14] = 3, /* CC4 PPL / 4 */
|
|
|
|
};
|
|
|
|
|
|
|
|
const u8 core_cplx_PLL_div[16] = {
|
|
|
|
[ 0] = 1, /* CC1 PPL / 1 */
|
|
|
|
[ 1] = 2, /* CC1 PPL / 2 */
|
|
|
|
[ 2] = 4, /* CC1 PPL / 4 */
|
|
|
|
[ 4] = 1, /* CC2 PPL / 1 */
|
|
|
|
[ 5] = 2, /* CC2 PPL / 2 */
|
|
|
|
[ 6] = 4, /* CC2 PPL / 4 */
|
|
|
|
[ 8] = 1, /* CC3 PPL / 1 */
|
|
|
|
[ 9] = 2, /* CC3 PPL / 2 */
|
|
|
|
[10] = 4, /* CC3 PPL / 4 */
|
|
|
|
[12] = 1, /* CC4 PPL / 1 */
|
|
|
|
[13] = 2, /* CC4 PPL / 2 */
|
|
|
|
[14] = 4, /* CC4 PPL / 4 */
|
|
|
|
};
|
2012-10-08 07:44:11 +00:00
|
|
|
uint i, freqCC_PLL[6], rcw_tmp;
|
|
|
|
uint ratio[6];
|
2009-03-19 07:46:19 +00:00
|
|
|
unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
|
2010-02-10 09:32:43 +00:00
|
|
|
uint mem_pll_rat;
|
2009-03-19 07:46:19 +00:00
|
|
|
|
|
|
|
sysInfo->freqSystemBus = sysclk;
|
2012-10-08 07:44:31 +00:00
|
|
|
#ifdef CONFIG_DDR_CLK_FREQ
|
|
|
|
sysInfo->freqDDRBus = CONFIG_DDR_CLK_FREQ;
|
|
|
|
#else
|
2009-03-19 07:46:19 +00:00
|
|
|
sysInfo->freqDDRBus = sysclk;
|
2012-10-08 07:44:31 +00:00
|
|
|
#endif
|
2009-03-19 07:46:19 +00:00
|
|
|
|
2010-01-12 21:50:18 +00:00
|
|
|
sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
|
2012-10-08 07:44:09 +00:00
|
|
|
mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
|
|
|
|
FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
|
|
|
|
& FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
|
2010-02-10 09:32:43 +00:00
|
|
|
if (mem_pll_rat > 2)
|
|
|
|
sysInfo->freqDDRBus *= mem_pll_rat;
|
|
|
|
else
|
|
|
|
sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
|
2009-03-19 07:46:19 +00:00
|
|
|
|
2010-02-10 09:32:43 +00:00
|
|
|
ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
|
|
|
|
ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
|
|
|
|
ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
|
|
|
|
ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
|
2012-10-08 07:44:11 +00:00
|
|
|
ratio[4] = (in_be32(&clk->pllc5gsr) >> 1) & 0x3f;
|
|
|
|
ratio[5] = (in_be32(&clk->pllc6gsr) >> 1) & 0x3f;
|
|
|
|
for (i = 0; i < 6; i++) {
|
2010-02-10 09:32:43 +00:00
|
|
|
if (ratio[i] > 4)
|
|
|
|
freqCC_PLL[i] = sysclk * ratio[i];
|
|
|
|
else
|
|
|
|
freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
|
|
|
|
}
|
2012-10-08 07:44:11 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
|
|
|
|
/*
|
|
|
|
* Each cluster has up to 4 cores, sharing the same PLL selection.
|
|
|
|
* The cluster assignment is fixed per SoC. There is no way identify the
|
|
|
|
* assignment so far, presuming the "first configuration" which is to
|
|
|
|
* fill the lower cluster group first before moving up to next group.
|
|
|
|
* PLL1, PLL2, PLL3 are cluster group A, feeding core 0~3 on cluster 1
|
|
|
|
* and core 4~7 on cluster 2
|
|
|
|
* PLL4, PLL5, PLL6 are cluster group B, feeding core 8~11 on cluster 3
|
|
|
|
* and core 12~15 on cluster 4 if existing
|
|
|
|
*/
|
2011-08-05 21:15:24 +00:00
|
|
|
for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
|
2012-10-08 07:44:11 +00:00
|
|
|
u32 c_pll_sel = (in_be32(&clk->clkc0csr + (cpu / 4) * 8) >> 27)
|
|
|
|
& 0xf;
|
2009-03-19 07:46:19 +00:00
|
|
|
u32 cplx_pll = core_cplx_PLL[c_pll_sel];
|
2012-10-08 07:44:11 +00:00
|
|
|
if (cplx_pll > 3)
|
|
|
|
printf("Unsupported architecture configuration"
|
|
|
|
" in function %s\n", __func__);
|
|
|
|
cplx_pll += (cpu / 8) * 3;
|
2009-03-19 07:46:19 +00:00
|
|
|
|
2011-08-05 21:15:24 +00:00
|
|
|
sysInfo->freqProcessor[cpu] =
|
2009-03-19 07:46:19 +00:00
|
|
|
freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
|
|
|
|
}
|
2012-10-08 07:44:11 +00:00
|
|
|
#define PME_CLK_SEL 0xe0000000
|
|
|
|
#define PME_CLK_SHIFT 29
|
|
|
|
#define FM1_CLK_SEL 0x1c000000
|
|
|
|
#define FM1_CLK_SHIFT 26
|
|
|
|
rcw_tmp = in_be32(&gur->rcwsr[7]);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_DPAA_PME
|
|
|
|
switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
|
|
|
|
case 1:
|
|
|
|
sysInfo->freqPME = freqCC_PLL[0];
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
sysInfo->freqPME = freqCC_PLL[0] / 2;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
sysInfo->freqPME = freqCC_PLL[0] / 3;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
sysInfo->freqPME = freqCC_PLL[0] / 4;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
sysInfo->freqPME = freqCC_PLL[1] / 2;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
sysInfo->freqPME = freqCC_PLL[1] / 3;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Error: Unknown PME clock select!\n");
|
|
|
|
case 0:
|
|
|
|
sysInfo->freqPME = sysInfo->freqSystemBus / 2;
|
|
|
|
break;
|
|
|
|
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-10-11 07:13:39 +00:00
|
|
|
#ifdef CONFIG_SYS_DPAA_QBMAN
|
|
|
|
sysInfo->freqQMAN = sysInfo->freqSystemBus / 2;
|
|
|
|
#endif
|
|
|
|
|
2012-10-08 07:44:11 +00:00
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
|
|
|
switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
|
|
|
|
case 1:
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[3];
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[3] / 2;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[3] / 3;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[3] / 4;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[4] / 2;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[4] / 3;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Error: Unknown FMan1 clock select!\n");
|
|
|
|
case 0:
|
|
|
|
sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
#if (CONFIG_SYS_NUM_FMAN) == 2
|
|
|
|
#define FM2_CLK_SEL 0x00000038
|
|
|
|
#define FM2_CLK_SHIFT 3
|
|
|
|
rcw_tmp = in_be32(&gur->rcwsr[15]);
|
|
|
|
switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
|
|
|
|
case 1:
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[4];
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[4] / 2;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[4] / 3;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[4] / 4;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[3] / 2;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[3] / 3;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Error: Unknown FMan2 clock select!\n");
|
|
|
|
case 0:
|
|
|
|
sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_SYS_NUM_FMAN == 2 */
|
|
|
|
#endif /* CONFIG_SYS_DPAA_FMAN */
|
2009-03-19 07:46:19 +00:00
|
|
|
|
2012-10-08 07:44:11 +00:00
|
|
|
#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
|
|
|
|
|
|
|
|
for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
|
|
|
|
u32 c_pll_sel = (in_be32(&clk->clkc0csr + cpu*8) >> 27) & 0xf;
|
|
|
|
u32 cplx_pll = core_cplx_PLL[c_pll_sel];
|
|
|
|
|
|
|
|
sysInfo->freqProcessor[cpu] =
|
|
|
|
freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
|
|
|
|
}
|
2009-03-19 07:46:19 +00:00
|
|
|
#define PME_CLK_SEL 0x80000000
|
|
|
|
#define FM1_CLK_SEL 0x40000000
|
|
|
|
#define FM2_CLK_SEL 0x20000000
|
2011-02-16 08:03:29 +00:00
|
|
|
#define HWA_ASYNC_DIV 0x04000000
|
|
|
|
#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
|
|
|
|
#define HWA_CC_PLL 1
|
powerpc/85xx: Add P5040 processor support
Add support for the Freescale P5040 SOC, which is similar to the P5020.
Features of the P5040 are:
Four P5040 single-threaded e5500 cores built
Up to 2.4 GHz with 64-bit ISA support
Three levels of instruction: user, supervisor, hypervisor
CoreNet platform cache (CPC)
2.0 MB configures as dual 1 MB blocks hierarchical interconnect fabric
Two 64-bit DDR3/3L SDRAM memory controllers with ECC and interleaving
support Up to 1600MT/s
Memory pre-fetch engine
DPAA incorporating acceleration for the following functions
Packet parsing, classification, and distribution (FMAN)
Queue management for scheduling, packet sequencing and
congestion management (QMAN)
Hardware buffer management for buffer allocation and
de-allocation (BMAN)
Cryptography acceleration (SEC 5.2) at up to 40 Gbps SerDes
20 lanes at up to 5 Gbps
Supports SGMII, XAUI, PCIe rev1.1/2.0, SATA Ethernet interfaces
Two 10 Gbps Ethernet MACs
Ten 1 Gbps Ethernet MACs
High-speed peripheral interfaces
Two PCI Express 2.0/3.0 controllers
Additional peripheral interfaces
Two serial ATA (SATA 2.0) controllers
Two high-speed USB 2.0 controllers with integrated PHY
Enhanced secure digital host controller (SD/MMC/eMMC)
Enhanced serial peripheral interface (eSPI)
Two I2C controllers
Four UARTs
Integrated flash controller supporting NAND and NOR flash
DMA
Dual four channel
Support for hardware virtualization and partitioning enforcement
Extra privileged level for hypervisor support
QorIQ Trust Architecture 1.1
Secure boot, secure debug, tamper detection, volatile key storage
Signed-off-by: Timur Tabi <timur@freescale.com>
Signed-off-by: Andy Fleming <afleming@freescale.com>
2012-10-05 11:09:19 +00:00
|
|
|
#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
|
|
|
|
#define HWA_CC_PLL 2
|
2011-02-16 08:03:29 +00:00
|
|
|
#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
|
2011-05-19 20:21:41 +00:00
|
|
|
#define HWA_CC_PLL 2
|
2011-02-16 08:03:29 +00:00
|
|
|
#else
|
|
|
|
#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
|
|
|
|
#endif
|
2009-03-19 07:46:19 +00:00
|
|
|
rcw_tmp = in_be32(&gur->rcwsr[7]);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_DPAA_PME
|
2011-02-16 08:03:29 +00:00
|
|
|
if (rcw_tmp & PME_CLK_SEL) {
|
|
|
|
if (rcw_tmp & HWA_ASYNC_DIV)
|
|
|
|
sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
|
|
|
|
else
|
|
|
|
sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
|
|
|
|
} else {
|
2010-01-25 17:01:51 +00:00
|
|
|
sysInfo->freqPME = sysInfo->freqSystemBus / 2;
|
2011-02-16 08:03:29 +00:00
|
|
|
}
|
2009-03-19 07:46:19 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
2011-02-16 08:03:29 +00:00
|
|
|
if (rcw_tmp & FM1_CLK_SEL) {
|
|
|
|
if (rcw_tmp & HWA_ASYNC_DIV)
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
|
|
|
|
else
|
|
|
|
sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
|
|
|
|
} else {
|
2010-01-25 17:01:51 +00:00
|
|
|
sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
|
2011-02-16 08:03:29 +00:00
|
|
|
}
|
2009-03-19 07:46:19 +00:00
|
|
|
#if (CONFIG_SYS_NUM_FMAN) == 2
|
2011-02-16 08:03:29 +00:00
|
|
|
if (rcw_tmp & FM2_CLK_SEL) {
|
|
|
|
if (rcw_tmp & HWA_ASYNC_DIV)
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
|
|
|
|
else
|
|
|
|
sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
|
|
|
|
} else {
|
2010-01-25 17:01:51 +00:00
|
|
|
sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
|
2011-02-16 08:03:29 +00:00
|
|
|
}
|
2009-03-19 07:46:19 +00:00
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
2012-10-08 07:44:11 +00:00
|
|
|
#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
|
|
|
|
|
|
|
|
#else /* CONFIG_FSL_CORENET */
|
|
|
|
uint plat_ratio, e500_ratio, half_freqSystemBus;
|
2009-01-15 16:58:35 +00:00
|
|
|
int i;
|
2009-05-20 16:30:29 +00:00
|
|
|
#ifdef CONFIG_QE
|
2011-02-11 07:25:30 +00:00
|
|
|
__maybe_unused u32 qe_ratio;
|
2009-05-20 16:30:29 +00:00
|
|
|
#endif
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
plat_ratio = (gur->porpllsr) & 0x0000003e;
|
|
|
|
plat_ratio >>= 1;
|
2007-04-23 07:37:47 +00:00
|
|
|
sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
|
|
|
|
|
|
|
|
/* Divide before multiply to avoid integer
|
|
|
|
* overflow for processor speeds above 2GHz */
|
|
|
|
half_freqSystemBus = sysInfo->freqSystemBus/2;
|
2009-07-31 06:38:14 +00:00
|
|
|
for (i = 0; i < cpu_numcores(); i++) {
|
2009-01-15 16:58:35 +00:00
|
|
|
e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
|
|
|
|
sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
|
|
|
|
}
|
2008-02-09 00:05:08 +00:00
|
|
|
|
|
|
|
/* Note: freqDDRBus is the MCLK frequency, not the data rate. */
|
2007-12-07 10:59:26 +00:00
|
|
|
sysInfo->freqDDRBus = sysInfo->freqSystemBus;
|
|
|
|
|
|
|
|
#ifdef CONFIG_DDR_CLK_FREQ
|
|
|
|
{
|
2008-09-27 06:40:57 +00:00
|
|
|
u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
|
|
|
|
>> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
|
2007-12-07 10:59:26 +00:00
|
|
|
if (ddr_ratio != 0x7)
|
|
|
|
sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
|
|
|
|
}
|
|
|
|
#endif
|
mpc8[56]xx: Put localbus clock in sysinfo and gd
Currently MPC85xx and MPC86xx boards just calculate the localbus frequency
and print it out, but don't save it.
This changes where its calculated and stored to be more consistent with the
CPU, CCB, TB, and DDR frequencies and the MPC83xx localbus clock.
The localbus frequency is added to sysinfo and calculated when sysinfo is
set up, in cpu/mpc8[56]xx/speed.c, the same as the other frequencies are.
get_clocks() copies the frequency into the global data, as the other
frequencies are, into a new field that is only enabled for MPC85xx and
MPC86xx.
checkcpu() in cpu/mpc8[56]xx/cpu.c will print out the local bus frequency
from sysinfo, like the other frequencies, instead of calculating it on the
spot.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Acked-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Jon Loeliger <jdl@freescale.com>
2008-12-03 23:16:37 +00:00
|
|
|
|
2009-05-20 16:30:29 +00:00
|
|
|
#ifdef CONFIG_QE
|
2012-08-10 11:07:26 +00:00
|
|
|
#if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
|
2011-02-11 07:25:30 +00:00
|
|
|
sysInfo->freqQE = sysInfo->freqSystemBus;
|
|
|
|
#else
|
2009-05-20 16:30:29 +00:00
|
|
|
qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
|
|
|
|
>> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
|
|
|
|
sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
|
|
|
|
#endif
|
2011-02-11 07:25:30 +00:00
|
|
|
#endif
|
2009-05-20 16:30:29 +00:00
|
|
|
|
2011-01-20 22:26:31 +00:00
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
2011-03-10 12:09:20 +00:00
|
|
|
sysInfo->freqFMan[0] = sysInfo->freqSystemBus;
|
2011-01-20 22:26:31 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* CONFIG_FSL_CORENET */
|
|
|
|
|
2011-01-19 07:16:27 +00:00
|
|
|
#if defined(CONFIG_FSL_LBC)
|
2012-10-08 07:44:11 +00:00
|
|
|
uint lcrr_div;
|
mpc8[56]xx: Put localbus clock in sysinfo and gd
Currently MPC85xx and MPC86xx boards just calculate the localbus frequency
and print it out, but don't save it.
This changes where its calculated and stored to be more consistent with the
CPU, CCB, TB, and DDR frequencies and the MPC83xx localbus clock.
The localbus frequency is added to sysinfo and calculated when sysinfo is
set up, in cpu/mpc8[56]xx/speed.c, the same as the other frequencies are.
get_clocks() copies the frequency into the global data, as the other
frequencies are, into a new field that is only enabled for MPC85xx and
MPC86xx.
checkcpu() in cpu/mpc8[56]xx/cpu.c will print out the local bus frequency
from sysinfo, like the other frequencies, instead of calculating it on the
spot.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Acked-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Jon Loeliger <jdl@freescale.com>
2008-12-03 23:16:37 +00:00
|
|
|
#if defined(CONFIG_SYS_LBC_LCRR)
|
|
|
|
/* We will program LCRR to this value later */
|
|
|
|
lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
|
|
|
|
#else
|
2010-06-17 16:37:20 +00:00
|
|
|
lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
|
mpc8[56]xx: Put localbus clock in sysinfo and gd
Currently MPC85xx and MPC86xx boards just calculate the localbus frequency
and print it out, but don't save it.
This changes where its calculated and stored to be more consistent with the
CPU, CCB, TB, and DDR frequencies and the MPC83xx localbus clock.
The localbus frequency is added to sysinfo and calculated when sysinfo is
set up, in cpu/mpc8[56]xx/speed.c, the same as the other frequencies are.
get_clocks() copies the frequency into the global data, as the other
frequencies are, into a new field that is only enabled for MPC85xx and
MPC86xx.
checkcpu() in cpu/mpc8[56]xx/cpu.c will print out the local bus frequency
from sysinfo, like the other frequencies, instead of calculating it on the
spot.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Acked-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Jon Loeliger <jdl@freescale.com>
2008-12-03 23:16:37 +00:00
|
|
|
#endif
|
|
|
|
if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
|
2009-11-17 12:49:05 +00:00
|
|
|
#if defined(CONFIG_FSL_CORENET)
|
|
|
|
/* If this is corenet based SoC, bit-representation
|
|
|
|
* for four times the clock divider values.
|
|
|
|
*/
|
|
|
|
lcrr_div *= 4;
|
|
|
|
#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
|
mpc8[56]xx: Put localbus clock in sysinfo and gd
Currently MPC85xx and MPC86xx boards just calculate the localbus frequency
and print it out, but don't save it.
This changes where its calculated and stored to be more consistent with the
CPU, CCB, TB, and DDR frequencies and the MPC83xx localbus clock.
The localbus frequency is added to sysinfo and calculated when sysinfo is
set up, in cpu/mpc8[56]xx/speed.c, the same as the other frequencies are.
get_clocks() copies the frequency into the global data, as the other
frequencies are, into a new field that is only enabled for MPC85xx and
MPC86xx.
checkcpu() in cpu/mpc8[56]xx/cpu.c will print out the local bus frequency
from sysinfo, like the other frequencies, instead of calculating it on the
spot.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Acked-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Jon Loeliger <jdl@freescale.com>
2008-12-03 23:16:37 +00:00
|
|
|
!defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
|
|
|
|
/*
|
|
|
|
* Yes, the entire PQ38 family use the same
|
|
|
|
* bit-representation for twice the clock divider values.
|
|
|
|
*/
|
|
|
|
lcrr_div *= 2;
|
|
|
|
#endif
|
|
|
|
sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
|
|
|
|
} else {
|
|
|
|
/* In case anyone cares what the unknown value is */
|
|
|
|
sysInfo->freqLocalBus = lcrr_div;
|
|
|
|
}
|
2011-01-19 07:16:27 +00:00
|
|
|
#endif
|
2012-10-08 07:44:06 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_FSL_IFC)
|
|
|
|
ccr = in_be32(&ifc_regs->ifc_ccr);
|
|
|
|
ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
|
|
|
|
|
|
|
|
sysInfo->freqLocalBus = sysInfo->freqSystemBus / ccr;
|
|
|
|
#endif
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
|
|
|
|
2007-04-23 07:37:47 +00:00
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
int get_clocks (void)
|
|
|
|
{
|
|
|
|
sys_info_t sys_info;
|
2008-04-04 16:15:58 +00:00
|
|
|
#ifdef CONFIG_MPC8544
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
|
2008-04-04 16:15:58 +00:00
|
|
|
#endif
|
2005-07-23 15:37:35 +00:00
|
|
|
#if defined(CONFIG_CPM2)
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
|
2003-10-15 23:53:47 +00:00
|
|
|
uint sccr, dfbrg;
|
|
|
|
|
|
|
|
/* set VCO = 4 * BRG */
|
2007-11-28 06:36:33 +00:00
|
|
|
cpm->im_cpm_intctl.sccr &= 0xfffffffc;
|
|
|
|
sccr = cpm->im_cpm_intctl.sccr;
|
2003-10-15 23:53:47 +00:00
|
|
|
dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
|
|
|
|
#endif
|
|
|
|
get_sys_info (&sys_info);
|
2009-01-15 16:58:35 +00:00
|
|
|
gd->cpu_clk = sys_info.freqProcessor[0];
|
2003-10-15 23:53:47 +00:00
|
|
|
gd->bus_clk = sys_info.freqSystemBus;
|
2008-02-09 00:05:08 +00:00
|
|
|
gd->mem_clk = sys_info.freqDDRBus;
|
2012-12-13 20:48:48 +00:00
|
|
|
gd->arch.lbc_clk = sys_info.freqLocalBus;
|
2008-04-04 16:15:58 +00:00
|
|
|
|
2009-05-20 16:30:29 +00:00
|
|
|
#ifdef CONFIG_QE
|
2012-12-13 20:48:50 +00:00
|
|
|
gd->arch.qe_clk = sys_info.freqQE;
|
|
|
|
gd->arch.brg_clk = gd->arch.qe_clk / 2;
|
2009-05-20 16:30:29 +00:00
|
|
|
#endif
|
2008-04-04 16:15:58 +00:00
|
|
|
/*
|
|
|
|
* The base clock for I2C depends on the actual SOC. Unfortunately,
|
|
|
|
* there is no pattern that can be used to determine the frequency, so
|
|
|
|
* the only choice is to look up the actual SOC number and use the value
|
|
|
|
* for that SOC. This information is taken from application note
|
|
|
|
* AN2919.
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
|
|
|
|
defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
|
2012-12-13 20:48:49 +00:00
|
|
|
gd->arch.i2c1_clk = sys_info.freqSystemBus;
|
2008-04-04 16:15:58 +00:00
|
|
|
#elif defined(CONFIG_MPC8544)
|
|
|
|
/*
|
|
|
|
* On the 8544, the I2C clock is the same as the SEC clock. This can be
|
|
|
|
* either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
|
|
|
|
* 4.4.3.3 of the 8544 RM. Note that this might actually work for all
|
|
|
|
* 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
|
|
|
|
* PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
|
|
|
|
*/
|
|
|
|
if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
|
2012-12-13 20:48:49 +00:00
|
|
|
gd->arch.i2c1_clk = sys_info.freqSystemBus / 3;
|
2008-10-17 02:58:49 +00:00
|
|
|
else
|
2012-12-13 20:48:49 +00:00
|
|
|
gd->arch.i2c1_clk = sys_info.freqSystemBus / 2;
|
2008-04-04 16:15:58 +00:00
|
|
|
#else
|
|
|
|
/* Most 85xx SOCs use CCB/2, so this is the default behavior. */
|
2012-12-13 20:48:49 +00:00
|
|
|
gd->arch.i2c1_clk = sys_info.freqSystemBus / 2;
|
2008-04-04 16:15:58 +00:00
|
|
|
#endif
|
2012-12-13 20:48:49 +00:00
|
|
|
gd->arch.i2c2_clk = gd->arch.i2c1_clk;
|
2008-01-09 20:35:26 +00:00
|
|
|
|
2009-09-01 11:57:00 +00:00
|
|
|
#if defined(CONFIG_FSL_ESDHC)
|
2011-02-08 10:15:25 +00:00
|
|
|
#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
|
|
|
|
defined(CONFIG_P1014)
|
2012-12-13 20:49:05 +00:00
|
|
|
gd->arch.sdhc_clk = gd->bus_clk;
|
2009-10-15 13:47:06 +00:00
|
|
|
#else
|
2012-12-13 20:49:05 +00:00
|
|
|
gd->arch.sdhc_clk = gd->bus_clk / 2;
|
2008-08-12 16:14:19 +00:00
|
|
|
#endif
|
2009-10-15 13:47:06 +00:00
|
|
|
#endif /* defined(CONFIG_FSL_ESDHC) */
|
2008-08-12 16:14:19 +00:00
|
|
|
|
2005-07-23 15:37:35 +00:00
|
|
|
#if defined(CONFIG_CPM2)
|
2012-12-13 20:48:46 +00:00
|
|
|
gd->arch.vco_out = 2*sys_info.freqSystemBus;
|
|
|
|
gd->arch.cpm_clk = gd->arch.vco_out / 2;
|
|
|
|
gd->arch.scc_clk = gd->arch.vco_out / 4;
|
|
|
|
gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
|
2003-10-15 23:53:47 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
if(gd->cpu_clk != 0) return (0);
|
|
|
|
else return (1);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/********************************************
|
|
|
|
* get_bus_freq
|
|
|
|
* return system bus freq in Hz
|
|
|
|
*********************************************/
|
|
|
|
ulong get_bus_freq (ulong dummy)
|
|
|
|
{
|
2008-02-09 00:05:08 +00:00
|
|
|
return gd->bus_clk;
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
2007-12-07 10:59:26 +00:00
|
|
|
|
|
|
|
/********************************************
|
|
|
|
* get_ddr_freq
|
|
|
|
* return ddr bus freq in Hz
|
|
|
|
*********************************************/
|
|
|
|
ulong get_ddr_freq (ulong dummy)
|
|
|
|
{
|
2008-02-09 00:05:08 +00:00
|
|
|
return gd->mem_clk;
|
2007-12-07 10:59:26 +00:00
|
|
|
}
|