2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2008-08-26 20:01:34 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2008 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2008-08-26 20:01:34 +00:00
|
|
|
#include <asm/io.h>
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2008-08-26 20:01:34 +00:00
|
|
|
|
|
|
|
#if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
|
|
|
|
#error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
|
2013-06-25 18:37:48 +00:00
|
|
|
unsigned int ctrl_num, int step)
|
2008-08-26 20:01:34 +00:00
|
|
|
{
|
|
|
|
unsigned int i;
|
2013-11-18 18:29:32 +00:00
|
|
|
struct ccsr_ddr __iomem *ddr;
|
2008-08-26 20:01:34 +00:00
|
|
|
|
|
|
|
switch (ctrl_num) {
|
|
|
|
case 0:
|
2013-09-30 16:22:09 +00:00
|
|
|
ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
|
2008-08-26 20:01:34 +00:00
|
|
|
break;
|
|
|
|
case 1:
|
2013-09-30 16:22:09 +00:00
|
|
|
ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
|
2008-08-26 20:01:34 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
|
|
|
|
if (i == 0) {
|
|
|
|
out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
|
|
|
|
out_be32(&ddr->cs0_config, regs->cs[i].config);
|
|
|
|
|
|
|
|
} else if (i == 1) {
|
|
|
|
out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
|
|
|
|
out_be32(&ddr->cs1_config, regs->cs[i].config);
|
|
|
|
|
|
|
|
} else if (i == 2) {
|
|
|
|
out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
|
|
|
|
out_be32(&ddr->cs2_config, regs->cs[i].config);
|
|
|
|
|
|
|
|
} else if (i == 3) {
|
|
|
|
out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
|
|
|
|
out_be32(&ddr->cs3_config, regs->cs[i].config);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
|
|
|
|
out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
|
|
|
|
out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
|
|
|
|
out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
|
|
|
|
out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
|
2009-07-17 15:14:45 +00:00
|
|
|
out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
|
2008-08-26 20:01:34 +00:00
|
|
|
out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
|
2013-11-18 18:29:32 +00:00
|
|
|
out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
|
2008-08-26 20:01:34 +00:00
|
|
|
out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
|
|
|
|
out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
|
|
|
|
out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
|
|
|
|
out_be32(&ddr->init_addr, regs->ddr_init_addr);
|
|
|
|
out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
|
|
|
|
|
|
|
|
debug("before go\n");
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 200 painful micro-seconds must elapse between
|
|
|
|
* the DDR clock setup and the DDR config enable.
|
|
|
|
*/
|
|
|
|
udelay(200);
|
|
|
|
asm volatile("sync;isync");
|
|
|
|
|
2009-07-17 15:14:45 +00:00
|
|
|
out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
|
2008-08-26 20:01:34 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done
|
|
|
|
*/
|
|
|
|
while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
|
|
|
|
udelay(10000); /* throttle polling rate */
|
|
|
|
}
|
|
|
|
}
|