2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2012-07-05 17:21:46 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 Atmel Corporation
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-11-14 19:57:46 +00:00
|
|
|
#include <init.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2012-07-05 17:21:46 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/at91sam9x5_matrix.h>
|
|
|
|
#include <asm/arch/at91sam9_smc.h>
|
|
|
|
#include <asm/arch/at91_common.h>
|
|
|
|
#include <asm/arch/at91_rstc.h>
|
|
|
|
#include <asm/arch/clk.h>
|
2016-02-03 02:16:50 +00:00
|
|
|
#include <asm/arch/gpio.h>
|
2017-04-18 06:51:56 +00:00
|
|
|
#include <debug_uart.h>
|
2017-06-01 01:47:48 +00:00
|
|
|
#include <asm/mach-types.h>
|
2012-07-05 17:21:46 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
/* ------------------------------------------------------------------------- */
|
|
|
|
/*
|
|
|
|
* Miscelaneous platform dependent initialisations
|
|
|
|
*/
|
2018-10-08 06:54:27 +00:00
|
|
|
|
|
|
|
void at91_prepare_cpu_var(void);
|
|
|
|
|
2012-07-05 17:21:46 +00:00
|
|
|
#ifdef CONFIG_CMD_NAND
|
|
|
|
static void at91sam9x5ek_nand_hw_init(void)
|
|
|
|
{
|
|
|
|
struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
|
|
|
|
struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
|
|
|
|
unsigned long csa;
|
|
|
|
|
|
|
|
/* Enable CS3 */
|
|
|
|
csa = readl(&matrix->ebicsa);
|
|
|
|
csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
|
2012-08-15 18:44:27 +00:00
|
|
|
/* NAND flash on D16 */
|
|
|
|
csa |= AT91_MATRIX_NFD0_ON_D16;
|
2012-09-05 22:14:28 +00:00
|
|
|
|
|
|
|
/* Configure IO drive */
|
|
|
|
csa &= ~AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
|
|
|
|
|
2012-07-05 17:21:46 +00:00
|
|
|
writel(csa, &matrix->ebicsa);
|
|
|
|
|
|
|
|
/* Configure SMC CS3 for NAND/SmartMedia */
|
2012-08-23 00:05:37 +00:00
|
|
|
writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
|
|
|
|
AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
|
2012-07-05 17:21:46 +00:00
|
|
|
&smc->cs[3].setup);
|
2012-08-23 00:05:37 +00:00
|
|
|
writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
|
|
|
|
AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
|
2012-07-05 17:21:46 +00:00
|
|
|
&smc->cs[3].pulse);
|
2012-08-23 00:05:37 +00:00
|
|
|
writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(6),
|
2012-07-05 17:21:46 +00:00
|
|
|
&smc->cs[3].cycle);
|
|
|
|
writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
|
|
|
|
AT91_SMC_MODE_EXNW_DISABLE |
|
|
|
|
#ifdef CONFIG_SYS_NAND_DBW_16
|
|
|
|
AT91_SMC_MODE_DBW_16 |
|
|
|
|
#else /* CONFIG_SYS_NAND_DBW_8 */
|
|
|
|
AT91_SMC_MODE_DBW_8 |
|
|
|
|
#endif
|
2012-08-23 00:05:37 +00:00
|
|
|
AT91_SMC_MODE_TDF_CYCLE(1),
|
2012-07-05 17:21:46 +00:00
|
|
|
&smc->cs[3].mode);
|
|
|
|
|
2016-02-03 02:16:50 +00:00
|
|
|
at91_periph_clk_enable(ATMEL_ID_PIOCD);
|
2012-07-05 17:21:46 +00:00
|
|
|
|
|
|
|
/* Configure RDY/BSY */
|
2022-11-12 22:36:51 +00:00
|
|
|
at91_set_gpio_input(CFG_SYS_NAND_READY_PIN, 1);
|
2012-07-05 17:21:46 +00:00
|
|
|
/* Enable NandFlash */
|
2022-11-12 22:36:51 +00:00
|
|
|
at91_set_gpio_output(CFG_SYS_NAND_ENABLE_PIN, 1);
|
2012-07-05 17:21:46 +00:00
|
|
|
|
2017-03-23 04:44:36 +00:00
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 0, 1); /* NAND OE */
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 1, 1); /* NAND WE */
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 2, 1); /* NAND ALE */
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 3, 1); /* NAND CLE */
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 6, 1);
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 7, 1);
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 8, 1);
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 9, 1);
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 10, 1);
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 11, 1);
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 12, 1);
|
|
|
|
at91_pio3_set_a_periph(AT91_PIO_PORTD, 13, 1);
|
2012-07-05 17:21:46 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-09-18 07:26:01 +00:00
|
|
|
#ifdef CONFIG_BOARD_LATE_INIT
|
|
|
|
int board_late_init(void)
|
2012-07-05 17:21:46 +00:00
|
|
|
{
|
2022-10-18 13:46:31 +00:00
|
|
|
#ifdef CONFIG_VIDEO
|
2017-09-18 07:26:01 +00:00
|
|
|
at91_video_show_board_info();
|
|
|
|
#endif
|
2018-10-08 06:54:27 +00:00
|
|
|
at91_prepare_cpu_var();
|
2017-09-18 07:26:01 +00:00
|
|
|
return 0;
|
2012-07-05 17:21:46 +00:00
|
|
|
}
|
2017-09-18 07:26:01 +00:00
|
|
|
#endif
|
2012-07-05 17:21:46 +00:00
|
|
|
|
2017-04-18 06:51:56 +00:00
|
|
|
#ifdef CONFIG_DEBUG_UART_BOARD_INIT
|
|
|
|
void board_debug_uart_init(void)
|
2012-07-05 17:21:46 +00:00
|
|
|
{
|
|
|
|
at91_seriald_hw_init();
|
2017-04-18 06:51:56 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_BOARD_EARLY_INIT_F
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
2012-07-05 17:21:46 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2017-04-18 06:51:56 +00:00
|
|
|
#endif
|
2012-07-05 17:21:46 +00:00
|
|
|
|
|
|
|
int board_init(void)
|
|
|
|
{
|
2017-01-26 01:42:35 +00:00
|
|
|
/* arch number of AT91SAM9X5EK-Board */
|
|
|
|
gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9X5EK;
|
|
|
|
|
2012-07-05 17:21:46 +00:00
|
|
|
/* adress of boot parameters */
|
2022-11-16 18:10:37 +00:00
|
|
|
gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
|
2012-07-05 17:21:46 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_CMD_NAND
|
|
|
|
at91sam9x5ek_nand_hw_init();
|
|
|
|
#endif
|
|
|
|
|
2017-05-13 02:33:27 +00:00
|
|
|
#if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI_HCD)
|
2012-11-29 23:18:32 +00:00
|
|
|
at91_uhp_hw_init();
|
2012-07-05 17:21:46 +00:00
|
|
|
#endif
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
2022-11-16 18:10:37 +00:00
|
|
|
gd->ram_size = get_ram_size((void *) CFG_SYS_SDRAM_BASE,
|
|
|
|
CFG_SYS_SDRAM_SIZE);
|
2012-07-05 17:21:46 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2015-03-27 06:23:35 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_SPL_BUILD)
|
|
|
|
#include <spl.h>
|
|
|
|
#include <nand.h>
|
|
|
|
|
|
|
|
void at91_spl_board_init(void)
|
|
|
|
{
|
2017-09-14 03:07:44 +00:00
|
|
|
#ifdef CONFIG_SD_BOOT
|
2015-03-27 06:23:35 +00:00
|
|
|
at91_mci_hw_init();
|
2017-09-14 03:07:44 +00:00
|
|
|
#elif CONFIG_NAND_BOOT
|
2015-03-27 06:23:35 +00:00
|
|
|
at91sam9x5ek_nand_hw_init();
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
#include <asm/arch/atmel_mpddrc.h>
|
2016-02-01 10:12:15 +00:00
|
|
|
static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
|
2015-03-27 06:23:35 +00:00
|
|
|
{
|
|
|
|
ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
|
|
|
|
|
|
|
|
ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
|
|
|
|
ATMEL_MPDDRC_CR_NR_ROW_13 |
|
|
|
|
ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
|
|
|
|
ATMEL_MPDDRC_CR_NB_8BANKS |
|
|
|
|
ATMEL_MPDDRC_CR_DECOD_INTERLEAVED);
|
|
|
|
|
|
|
|
ddr2->rtr = 0x411;
|
|
|
|
|
|
|
|
ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
|
|
|
|
8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
|
|
|
|
|
|
|
|
ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
|
|
|
|
200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
|
|
|
|
19 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
|
|
|
|
18 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
|
|
|
|
|
|
|
|
ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
|
|
|
|
3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
|
|
|
|
7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
|
|
|
|
2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
|
|
|
|
}
|
|
|
|
|
|
|
|
void mem_init(void)
|
|
|
|
{
|
|
|
|
struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
|
|
|
|
struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
|
2016-02-01 10:12:15 +00:00
|
|
|
struct atmel_mpddrc_config ddr2;
|
2015-03-27 06:23:35 +00:00
|
|
|
unsigned long csa;
|
|
|
|
|
|
|
|
ddr2_conf(&ddr2);
|
|
|
|
|
|
|
|
/* enable DDR2 clock */
|
2015-08-13 13:43:20 +00:00
|
|
|
writel(AT91_PMC_DDR, &pmc->scer);
|
2015-03-27 06:23:35 +00:00
|
|
|
|
|
|
|
/* Chip select 1 is for DDR2/SDRAM */
|
|
|
|
csa = readl(&matrix->ebicsa);
|
|
|
|
csa |= AT91_MATRIX_EBI_CS1A_SDRAMC;
|
|
|
|
csa &= ~AT91_MATRIX_EBI_DBPU_OFF;
|
|
|
|
csa |= AT91_MATRIX_EBI_DBPD_OFF;
|
|
|
|
csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
|
|
|
|
writel(csa, &matrix->ebicsa);
|
|
|
|
|
|
|
|
/* DDRAM2 Controller initialize */
|
2015-08-13 13:43:18 +00:00
|
|
|
ddr2_init(ATMEL_BASE_DDRSDRC, ATMEL_BASE_CS1, &ddr2);
|
2015-03-27 06:23:35 +00:00
|
|
|
}
|
|
|
|
#endif
|