2006-04-26 22:58:56 +00:00
|
|
|
/*
|
2009-09-04 21:28:35 +00:00
|
|
|
* Copyright 2006,2009 Freescale Semiconductor, Inc.
|
2006-04-26 22:58:56 +00:00
|
|
|
*
|
2012-10-24 11:48:22 +00:00
|
|
|
* 2012, Heiko Schocher, DENX Software Engineering, hs@denx.de.
|
|
|
|
* Changes for multibus/multiadapter I2C support.
|
|
|
|
*
|
2016-01-15 03:05:13 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0
|
2006-04-26 22:58:56 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2006-10-19 17:02:24 +00:00
|
|
|
#include <command.h>
|
2006-10-20 20:50:15 +00:00
|
|
|
#include <i2c.h> /* Functional interface */
|
2006-10-19 16:02:16 +00:00
|
|
|
#include <asm/io.h>
|
2006-10-20 20:50:15 +00:00
|
|
|
#include <asm/fsl_i2c.h> /* HW definitions */
|
2016-04-25 06:31:09 +00:00
|
|
|
#include <dm.h>
|
|
|
|
#include <mapmem.h>
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2009-09-04 21:28:35 +00:00
|
|
|
/* The maximum number of microseconds we will wait until another master has
|
|
|
|
* released the bus. If not defined in the board header file, then use a
|
|
|
|
* generic value.
|
|
|
|
*/
|
|
|
|
#ifndef CONFIG_I2C_MBB_TIMEOUT
|
|
|
|
#define CONFIG_I2C_MBB_TIMEOUT 100000
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* The maximum number of microseconds we will wait for a read or write
|
|
|
|
* operation to complete. If not defined in the board header file, then use a
|
|
|
|
* generic value.
|
|
|
|
*/
|
|
|
|
#ifndef CONFIG_I2C_TIMEOUT
|
2014-11-03 05:13:14 +00:00
|
|
|
#define CONFIG_I2C_TIMEOUT 100000
|
2009-09-04 21:28:35 +00:00
|
|
|
#endif
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-11-28 22:17:27 +00:00
|
|
|
#define I2C_READ_BIT 1
|
|
|
|
#define I2C_WRITE_BIT 0
|
|
|
|
|
2008-03-14 22:45:29 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2016-04-25 06:31:09 +00:00
|
|
|
#ifndef CONFIG_DM_I2C
|
2016-04-25 06:31:01 +00:00
|
|
|
static const struct fsl_i2c_base *i2c_base[4] = {
|
|
|
|
(struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C_OFFSET),
|
2012-10-24 11:48:22 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_I2C2_OFFSET
|
2016-04-25 06:31:01 +00:00
|
|
|
(struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C2_OFFSET),
|
2014-07-07 04:17:48 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_FSL_I2C3_OFFSET
|
2016-04-25 06:31:01 +00:00
|
|
|
(struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C3_OFFSET),
|
2014-07-07 04:17:48 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_FSL_I2C4_OFFSET
|
2016-04-25 06:31:01 +00:00
|
|
|
(struct fsl_i2c_base *)(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_I2C4_OFFSET)
|
2006-11-04 01:15:00 +00:00
|
|
|
#endif
|
|
|
|
};
|
2016-04-25 06:31:09 +00:00
|
|
|
#endif
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2008-03-14 22:45:29 +00:00
|
|
|
/* I2C speed map for a DFSR value of 1 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Map I2C frequency dividers to FDR and DFSR values
|
|
|
|
*
|
|
|
|
* This structure is used to define the elements of a table that maps I2C
|
|
|
|
* frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
|
|
|
|
* programmed into the Frequency Divider Ratio (FDR) and Digital Filter
|
|
|
|
* Sampling Rate (DFSR) registers.
|
|
|
|
*
|
|
|
|
* The actual table should be defined in the board file, and it must be called
|
|
|
|
* fsl_i2c_speed_map[].
|
|
|
|
*
|
|
|
|
* The last entry of the table must have a value of {-1, X}, where X is same
|
|
|
|
* FDR/DFSR values as the second-to-last entry. This guarantees that any
|
|
|
|
* search through the array will always find a match.
|
|
|
|
*
|
|
|
|
* The values of the divider must be in increasing numerical order, i.e.
|
|
|
|
* fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
|
|
|
|
*
|
|
|
|
* For this table, the values are based on a value of 1 for the DFSR
|
|
|
|
* register. See the application note AN2919 "Determining the I2C Frequency
|
|
|
|
* Divider Ratio for SCL"
|
2008-08-18 18:56:46 +00:00
|
|
|
*
|
|
|
|
* ColdFire I2C frequency dividers for FDR values are different from
|
|
|
|
* PowerPC. The protocol to use the I2C module is still the same.
|
|
|
|
* A different table is defined and are based on MCF5xxx user manual.
|
|
|
|
*
|
2008-03-14 22:45:29 +00:00
|
|
|
*/
|
|
|
|
static const struct {
|
|
|
|
unsigned short divider;
|
|
|
|
u8 fdr;
|
|
|
|
} fsl_i2c_speed_map[] = {
|
2009-09-17 09:07:17 +00:00
|
|
|
#ifdef __M68K__
|
2008-08-18 18:56:46 +00:00
|
|
|
{20, 32}, {22, 33}, {24, 34}, {26, 35},
|
|
|
|
{28, 0}, {28, 36}, {30, 1}, {32, 37},
|
|
|
|
{34, 2}, {36, 38}, {40, 3}, {40, 39},
|
|
|
|
{44, 4}, {48, 5}, {48, 40}, {56, 6},
|
|
|
|
{56, 41}, {64, 42}, {68, 7}, {72, 43},
|
|
|
|
{80, 8}, {80, 44}, {88, 9}, {96, 41},
|
|
|
|
{104, 10}, {112, 42}, {128, 11}, {128, 43},
|
|
|
|
{144, 12}, {160, 13}, {160, 48}, {192, 14},
|
|
|
|
{192, 49}, {224, 50}, {240, 15}, {256, 51},
|
|
|
|
{288, 16}, {320, 17}, {320, 52}, {384, 18},
|
|
|
|
{384, 53}, {448, 54}, {480, 19}, {512, 55},
|
|
|
|
{576, 20}, {640, 21}, {640, 56}, {768, 22},
|
|
|
|
{768, 57}, {960, 23}, {896, 58}, {1024, 59},
|
|
|
|
{1152, 24}, {1280, 25}, {1280, 60}, {1536, 26},
|
|
|
|
{1536, 61}, {1792, 62}, {1920, 27}, {2048, 63},
|
|
|
|
{2304, 28}, {2560, 29}, {3072, 30}, {3840, 31},
|
|
|
|
{-1, 31}
|
|
|
|
#endif
|
2008-03-14 22:45:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Set the I2C bus speed for a given I2C device
|
|
|
|
*
|
2016-04-25 06:31:01 +00:00
|
|
|
* @param base: the I2C device registers
|
2008-03-14 22:45:29 +00:00
|
|
|
* @i2c_clk: I2C bus clock frequency
|
|
|
|
* @speed: the desired speed of the bus
|
|
|
|
*
|
|
|
|
* The I2C device must be stopped before calling this function.
|
|
|
|
*
|
|
|
|
* The return value is the actual bus speed that is set.
|
|
|
|
*/
|
2016-04-25 06:31:01 +00:00
|
|
|
static unsigned int set_i2c_bus_speed(const struct fsl_i2c_base *base,
|
2008-03-14 22:45:29 +00:00
|
|
|
unsigned int i2c_clk, unsigned int speed)
|
|
|
|
{
|
linux/kernel.h: sync min, max, min3, max3 macros with Linux
U-Boot has never cared about the type when we get max/min of two
values, but Linux Kernel does. This commit gets min, max, min3, max3
macros synced with the kernel introducing type checks.
Many of references of those macros must be fixed to suppress warnings.
We have two options:
- Use min, max, min3, max3 only when the arguments have the same type
(or add casts to the arguments)
- Use min_t/max_t instead with the appropriate type for the first
argument
Signed-off-by: Masahiro Yamada <yamada.m@jp.panasonic.com>
Acked-by: Pavel Machek <pavel@denx.de>
Acked-by: Lukasz Majewski <l.majewski@samsung.com>
Tested-by: Lukasz Majewski <l.majewski@samsung.com>
[trini: Fixup arch/blackfin/lib/string.c]
Signed-off-by: Tom Rini <trini@ti.com>
2014-11-06 18:03:31 +00:00
|
|
|
unsigned short divider = min(i2c_clk / speed, (unsigned int)USHRT_MAX);
|
2008-03-14 22:45:29 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* We want to choose an FDR/DFSR that generates an I2C bus speed that
|
|
|
|
* is equal to or lower than the requested speed. That means that we
|
|
|
|
* want the first divider that is equal to or greater than the
|
|
|
|
* calculated divider.
|
|
|
|
*/
|
2008-08-18 18:56:46 +00:00
|
|
|
#ifdef __PPC__
|
2009-09-17 09:07:17 +00:00
|
|
|
u8 dfsr, fdr = 0x31; /* Default if no FDR found */
|
|
|
|
/* a, b and dfsr matches identifiers A,B and C respectively in AN2919 */
|
|
|
|
unsigned short a, b, ga, gb;
|
|
|
|
unsigned long c_div, est_div;
|
|
|
|
|
2009-09-17 09:07:16 +00:00
|
|
|
#ifdef CONFIG_FSL_I2C_CUSTOM_DFSR
|
2009-09-17 09:07:17 +00:00
|
|
|
dfsr = CONFIG_FSL_I2C_CUSTOM_DFSR;
|
2009-09-17 09:07:16 +00:00
|
|
|
#else
|
2009-09-17 09:07:17 +00:00
|
|
|
/* Condition 1: dfsr <= 50/T */
|
|
|
|
dfsr = (5 * (i2c_clk / 1000)) / 100000;
|
2009-09-17 09:07:16 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_FSL_I2C_CUSTOM_FDR
|
2009-09-17 09:07:17 +00:00
|
|
|
fdr = CONFIG_FSL_I2C_CUSTOM_FDR;
|
|
|
|
speed = i2c_clk / divider; /* Fake something */
|
|
|
|
#else
|
|
|
|
debug("Requested speed:%d, i2c_clk:%d\n", speed, i2c_clk);
|
|
|
|
if (!dfsr)
|
|
|
|
dfsr = 1;
|
|
|
|
|
|
|
|
est_div = ~0;
|
|
|
|
for (ga = 0x4, a = 10; a <= 30; ga++, a += 2) {
|
|
|
|
for (gb = 0; gb < 8; gb++) {
|
|
|
|
b = 16 << gb;
|
|
|
|
c_div = b * (a + ((3*dfsr)/b)*2);
|
|
|
|
if ((c_div > divider) && (c_div < est_div)) {
|
|
|
|
unsigned short bin_gb, bin_ga;
|
|
|
|
|
|
|
|
est_div = c_div;
|
|
|
|
bin_gb = gb << 2;
|
|
|
|
bin_ga = (ga & 0x3) | ((ga & 0x4) << 3);
|
|
|
|
fdr = bin_gb | bin_ga;
|
|
|
|
speed = i2c_clk / est_div;
|
|
|
|
debug("FDR:0x%.2x, div:%ld, ga:0x%x, gb:0x%x, "
|
|
|
|
"a:%d, b:%d, speed:%d\n",
|
|
|
|
fdr, est_div, ga, gb, a, b, speed);
|
|
|
|
/* Condition 2 not accounted for */
|
|
|
|
debug("Tr <= %d ns\n",
|
|
|
|
(b - 3 * dfsr) * 1000000 /
|
|
|
|
(i2c_clk / 1000));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (a == 20)
|
|
|
|
a += 2;
|
|
|
|
if (a == 24)
|
|
|
|
a += 4;
|
|
|
|
}
|
|
|
|
debug("divider:%d, est_div:%ld, DFSR:%d\n", divider, est_div, dfsr);
|
|
|
|
debug("FDR:0x%.2x, speed:%d\n", fdr, speed);
|
|
|
|
#endif
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(dfsr, &base->dfsrr); /* set default filter */
|
|
|
|
writeb(fdr, &base->fdr); /* set bus speed */
|
2009-09-17 09:07:16 +00:00
|
|
|
#else
|
2009-09-17 09:07:17 +00:00
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
|
|
|
|
if (fsl_i2c_speed_map[i].divider >= divider) {
|
|
|
|
u8 fdr;
|
|
|
|
|
2008-03-14 22:45:29 +00:00
|
|
|
fdr = fsl_i2c_speed_map[i].fdr;
|
|
|
|
speed = i2c_clk / fsl_i2c_speed_map[i].divider;
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(fdr, &base->fdr); /* set bus speed */
|
2009-09-17 09:07:16 +00:00
|
|
|
|
2008-03-14 22:45:29 +00:00
|
|
|
break;
|
|
|
|
}
|
2009-09-17 09:07:17 +00:00
|
|
|
#endif
|
2008-03-14 22:45:29 +00:00
|
|
|
return speed;
|
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:09 +00:00
|
|
|
#ifndef CONFIG_DM_I2C
|
2012-10-16 14:28:43 +00:00
|
|
|
static unsigned int get_i2c_clock(int bus)
|
2011-10-26 15:29:38 +00:00
|
|
|
{
|
|
|
|
if (bus)
|
2012-12-13 20:48:49 +00:00
|
|
|
return gd->arch.i2c2_clk; /* I2C2 clock */
|
2011-10-26 15:29:38 +00:00
|
|
|
else
|
2012-12-13 20:48:49 +00:00
|
|
|
return gd->arch.i2c1_clk; /* I2C1 clock */
|
2011-10-26 15:29:38 +00:00
|
|
|
}
|
2016-04-25 06:31:09 +00:00
|
|
|
#endif
|
2011-10-26 15:29:38 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
static int fsl_i2c_fixup(const struct fsl_i2c_base *base)
|
2013-08-16 07:10:36 +00:00
|
|
|
{
|
|
|
|
const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
|
|
|
|
unsigned long long timeval = 0;
|
|
|
|
int ret = -1;
|
2013-08-16 07:10:37 +00:00
|
|
|
unsigned int flags = 0;
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_FSL_ERRATUM_I2C_A004447
|
|
|
|
unsigned int svr = get_svr();
|
|
|
|
if ((SVR_SOC_VER(svr) == SVR_8548 && IS_SVR_REV(svr, 3, 1)) ||
|
|
|
|
(SVR_REV(svr) <= CONFIG_SYS_FSL_A004447_SVR_REV))
|
|
|
|
flags = I2C_CR_BIT6;
|
|
|
|
#endif
|
2013-08-16 07:10:36 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(I2C_CR_MEN | I2C_CR_MSTA, &base->cr);
|
2013-08-16 07:10:36 +00:00
|
|
|
|
|
|
|
timeval = get_ticks();
|
2016-04-25 06:31:01 +00:00
|
|
|
while (!(readb(&base->sr) & I2C_SR_MBB)) {
|
2013-08-16 07:10:36 +00:00
|
|
|
if ((get_ticks() - timeval) > timeout)
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
if (readb(&base->sr) & I2C_SR_MAL) {
|
2013-08-16 07:10:36 +00:00
|
|
|
/* SDA is stuck low */
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(0, &base->cr);
|
2013-08-16 07:10:36 +00:00
|
|
|
udelay(100);
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(I2C_CR_MSTA | flags, &base->cr);
|
|
|
|
writeb(I2C_CR_MEN | I2C_CR_MSTA | flags, &base->cr);
|
2013-08-16 07:10:36 +00:00
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
readb(&base->dr);
|
2013-08-16 07:10:36 +00:00
|
|
|
|
|
|
|
timeval = get_ticks();
|
2016-04-25 06:31:01 +00:00
|
|
|
while (!(readb(&base->sr) & I2C_SR_MIF)) {
|
2013-08-16 07:10:36 +00:00
|
|
|
if ((get_ticks() - timeval) > timeout)
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
err:
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(I2C_CR_MEN | flags, &base->cr);
|
|
|
|
writeb(0, &base->sr);
|
2013-08-16 07:10:36 +00:00
|
|
|
udelay(100);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
static void __i2c_init(const struct fsl_i2c_base *base, int speed, int
|
|
|
|
slaveadd, int i2c_clk, int busnum)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2013-08-16 07:10:36 +00:00
|
|
|
const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
|
|
|
|
unsigned long long timeval;
|
2006-11-04 01:15:00 +00:00
|
|
|
|
2009-07-09 10:04:26 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_INIT_BOARD
|
2010-04-12 19:08:17 +00:00
|
|
|
/* Call board specific i2c bus reset routine before accessing the
|
|
|
|
* environment, which might be in a chip on that bus. For details
|
|
|
|
* about this problem see doc/I2C_Edge_Conditions.
|
|
|
|
*/
|
2009-07-09 10:04:26 +00:00
|
|
|
i2c_init_board();
|
|
|
|
#endif
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(0, &base->cr); /* stop I2C controller */
|
2012-10-24 11:48:22 +00:00
|
|
|
udelay(5); /* let it shutdown in peace */
|
2016-04-25 06:31:08 +00:00
|
|
|
set_i2c_bus_speed(base, i2c_clk, speed);
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(slaveadd << 1, &base->adr);/* write slave address */
|
|
|
|
writeb(0x0, &base->sr); /* clear status register */
|
|
|
|
writeb(I2C_CR_MEN, &base->cr); /* start I2C controller */
|
2010-04-12 19:08:17 +00:00
|
|
|
|
2013-08-16 07:10:36 +00:00
|
|
|
timeval = get_ticks();
|
2016-04-25 06:31:01 +00:00
|
|
|
while (readb(&base->sr) & I2C_SR_MBB) {
|
2013-08-16 07:10:36 +00:00
|
|
|
if ((get_ticks() - timeval) < timeout)
|
|
|
|
continue;
|
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
if (fsl_i2c_fixup(base))
|
2013-08-16 07:10:36 +00:00
|
|
|
debug("i2c_init: BUS#%d failed to init\n",
|
2016-04-25 06:31:08 +00:00
|
|
|
busnum);
|
2013-08-16 07:10:36 +00:00
|
|
|
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2010-04-12 19:08:17 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_BOARD_LATE_INIT
|
|
|
|
/* Call board specific i2c bus reset routine AFTER the bus has been
|
|
|
|
* initialized. Use either this callpoint or i2c_init_board;
|
|
|
|
* which is called before i2c_init operations.
|
|
|
|
* For details about this problem see doc/I2C_Edge_Conditions.
|
|
|
|
*/
|
|
|
|
i2c_board_late_init();
|
|
|
|
#endif
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
|
2009-09-17 09:07:15 +00:00
|
|
|
static int
|
2016-04-25 06:31:08 +00:00
|
|
|
i2c_wait4bus(const struct fsl_i2c_base *base)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2008-08-06 12:05:38 +00:00
|
|
|
unsigned long long timeval = get_ticks();
|
2009-09-04 21:28:35 +00:00
|
|
|
const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
while (readb(&base->sr) & I2C_SR_MBB) {
|
2009-09-04 21:28:35 +00:00
|
|
|
if ((get_ticks() - timeval) > timeout)
|
2006-04-26 22:58:56 +00:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2006-04-27 15:15:16 +00:00
|
|
|
return 0;
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
static inline int
|
|
|
|
i2c_wait(const struct fsl_i2c_base *base, int write)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
|
|
|
u32 csr;
|
2008-08-06 12:05:38 +00:00
|
|
|
unsigned long long timeval = get_ticks();
|
2009-09-04 21:28:35 +00:00
|
|
|
const unsigned long long timeout = usec2ticks(CONFIG_I2C_TIMEOUT);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
|
|
|
do {
|
2016-04-25 06:31:01 +00:00
|
|
|
csr = readb(&base->sr);
|
2006-10-19 16:02:16 +00:00
|
|
|
if (!(csr & I2C_SR_MIF))
|
2006-04-26 22:58:56 +00:00
|
|
|
continue;
|
2009-09-17 09:07:15 +00:00
|
|
|
/* Read again to allow register to stabilise */
|
2016-04-25 06:31:01 +00:00
|
|
|
csr = readb(&base->sr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(0x0, &base->sr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-10-19 16:02:16 +00:00
|
|
|
if (csr & I2C_SR_MAL) {
|
2006-04-26 22:58:56 +00:00
|
|
|
debug("i2c_wait: MAL\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2006-10-19 16:02:16 +00:00
|
|
|
if (!(csr & I2C_SR_MCF)) {
|
2006-04-26 22:58:56 +00:00
|
|
|
debug("i2c_wait: unfinished\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2006-11-28 22:17:27 +00:00
|
|
|
if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
|
2006-04-26 22:58:56 +00:00
|
|
|
debug("i2c_wait: No RXACK\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2009-09-04 21:28:35 +00:00
|
|
|
} while ((get_ticks() - timeval) < timeout);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
|
|
|
debug("i2c_wait: timed out\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
static inline int
|
|
|
|
i2c_write_addr(const struct fsl_i2c_base *base, u8 dev, u8 dir, int rsta)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2006-10-19 16:02:16 +00:00
|
|
|
writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
|
|
|
|
| (rsta ? I2C_CR_RSTA : 0),
|
2016-04-25 06:31:01 +00:00
|
|
|
&base->cr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb((dev << 1) | dir, &base->dr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_wait(base, I2C_WRITE_BIT) < 0)
|
2006-04-26 22:58:56 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
static inline int
|
|
|
|
__i2c_write_data(const struct fsl_i2c_base *base, u8 *data, int length)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
|
|
|
int i;
|
2006-04-27 15:15:16 +00:00
|
|
|
|
|
|
|
for (i = 0; i < length; i++) {
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(data[i], &base->dr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_wait(base, I2C_WRITE_BIT) < 0)
|
2006-04-26 22:58:56 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return i;
|
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
static inline int
|
|
|
|
__i2c_read_data(const struct fsl_i2c_base *base, u8 *data, int length)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2006-10-19 16:02:16 +00:00
|
|
|
writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
|
2016-04-25 06:31:01 +00:00
|
|
|
&base->cr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
|
|
|
/* dummy read */
|
2016-04-25 06:31:01 +00:00
|
|
|
readb(&base->dr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2006-04-27 15:15:16 +00:00
|
|
|
for (i = 0; i < length; i++) {
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_wait(base, I2C_READ_BIT) < 0)
|
2006-04-26 22:58:56 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
/* Generate ack on last next to last byte */
|
|
|
|
if (i == length - 2)
|
2006-10-19 16:02:16 +00:00
|
|
|
writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
|
2016-04-25 06:31:01 +00:00
|
|
|
&base->cr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2009-09-22 11:40:44 +00:00
|
|
|
/* Do not generate stop on last byte */
|
2006-04-26 22:58:56 +00:00
|
|
|
if (i == length - 1)
|
2009-09-22 11:40:44 +00:00
|
|
|
writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
|
2016-04-25 06:31:01 +00:00
|
|
|
&base->cr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
data[i] = readb(&base->dr);
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
2006-04-27 15:15:16 +00:00
|
|
|
|
2006-04-26 22:58:56 +00:00
|
|
|
return i;
|
|
|
|
}
|
|
|
|
|
2012-10-24 11:48:22 +00:00
|
|
|
static int
|
2016-04-25 06:31:08 +00:00
|
|
|
__i2c_read(const struct fsl_i2c_base *base, u8 chip_addr, u8 *offset, int olen,
|
2016-04-25 06:31:07 +00:00
|
|
|
u8 *data, int dlen)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2016-04-25 06:31:02 +00:00
|
|
|
int ret = -1; /* signal error */
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_wait4bus(base) < 0)
|
2013-06-26 13:55:14 +00:00
|
|
|
return -1;
|
|
|
|
|
2016-04-25 06:31:03 +00:00
|
|
|
/* Some drivers use offset lengths in excess of 4 bytes. These drivers
|
|
|
|
* adhere to the following convention:
|
|
|
|
* - the offset length is passed as negative (that is, the absolute
|
|
|
|
* value of olen is the actual offset length)
|
|
|
|
* - the offset itself is passed in data, which is overwritten by the
|
|
|
|
* subsequent read operation
|
2014-04-24 09:21:23 +00:00
|
|
|
*/
|
2016-04-25 06:31:02 +00:00
|
|
|
if (olen < 0) {
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_write_addr(base, chip_addr, I2C_WRITE_BIT, 0) != 0)
|
|
|
|
ret = __i2c_write_data(base, data, -olen);
|
2014-04-24 09:21:23 +00:00
|
|
|
|
2016-04-25 06:31:04 +00:00
|
|
|
if (ret != -olen)
|
2014-04-24 09:21:23 +00:00
|
|
|
return -1;
|
2007-01-31 10:04:19 +00:00
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (dlen && i2c_write_addr(base, chip_addr,
|
2016-04-25 06:31:02 +00:00
|
|
|
I2C_READ_BIT, 1) != 0)
|
2016-04-25 06:31:08 +00:00
|
|
|
ret = __i2c_read_data(base, data, dlen);
|
2014-04-24 09:21:23 +00:00
|
|
|
} else {
|
2016-04-25 06:31:02 +00:00
|
|
|
if ((!dlen || olen > 0) &&
|
2016-04-25 06:31:08 +00:00
|
|
|
i2c_write_addr(base, chip_addr, I2C_WRITE_BIT, 0) != 0 &&
|
|
|
|
__i2c_write_data(base, offset, olen) == olen)
|
2016-04-25 06:31:02 +00:00
|
|
|
ret = 0; /* No error so far */
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (dlen && i2c_write_addr(base, chip_addr, I2C_READ_BIT,
|
2016-04-25 06:31:02 +00:00
|
|
|
olen ? 1 : 0) != 0)
|
2016-04-25 06:31:08 +00:00
|
|
|
ret = __i2c_read_data(base, data, dlen);
|
2014-04-24 09:21:23 +00:00
|
|
|
}
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(I2C_CR_MEN, &base->cr);
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_wait4bus(base)) /* Wait until STOP */
|
2009-09-22 11:40:44 +00:00
|
|
|
debug("i2c_read: wait4bus timed out\n");
|
|
|
|
|
2016-04-25 06:31:02 +00:00
|
|
|
if (ret == dlen)
|
|
|
|
return 0;
|
2006-10-19 17:02:24 +00:00
|
|
|
|
|
|
|
return -1;
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
|
2012-10-24 11:48:22 +00:00
|
|
|
static int
|
2016-04-25 06:31:08 +00:00
|
|
|
__i2c_write(const struct fsl_i2c_base *base, u8 chip_addr, u8 *offset, int olen,
|
2016-04-25 06:31:07 +00:00
|
|
|
u8 *data, int dlen)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2016-04-25 06:31:02 +00:00
|
|
|
int ret = -1; /* signal error */
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_wait4bus(base) < 0)
|
2013-08-16 07:10:36 +00:00
|
|
|
return -1;
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_write_addr(base, chip_addr, I2C_WRITE_BIT, 0) != 0 &&
|
|
|
|
__i2c_write_data(base, offset, olen) == olen) {
|
|
|
|
ret = __i2c_write_data(base, data, dlen);
|
2006-10-19 17:02:24 +00:00
|
|
|
}
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(I2C_CR_MEN, &base->cr);
|
2016-04-25 06:31:08 +00:00
|
|
|
if (i2c_wait4bus(base)) /* Wait until STOP */
|
2009-09-17 09:07:15 +00:00
|
|
|
debug("i2c_write: wait4bus timed out\n");
|
2006-04-26 22:58:56 +00:00
|
|
|
|
2016-04-25 06:31:02 +00:00
|
|
|
if (ret == dlen)
|
|
|
|
return 0;
|
2006-10-19 17:02:24 +00:00
|
|
|
|
|
|
|
return -1;
|
2006-04-26 22:58:56 +00:00
|
|
|
}
|
|
|
|
|
2012-10-24 11:48:22 +00:00
|
|
|
static int
|
2016-04-25 06:31:08 +00:00
|
|
|
__i2c_probe_chip(const struct fsl_i2c_base *base, uchar chip)
|
2006-04-26 22:58:56 +00:00
|
|
|
{
|
2007-01-31 10:04:19 +00:00
|
|
|
/* For unknow reason the controller will ACK when
|
|
|
|
* probing for a slave with the same address, so skip
|
|
|
|
* it.
|
2006-04-26 22:58:56 +00:00
|
|
|
*/
|
2016-04-25 06:31:01 +00:00
|
|
|
if (chip == (readb(&base->adr) >> 1))
|
2006-11-04 01:15:00 +00:00
|
|
|
return -1;
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
return __i2c_read(base, chip, 0, 0, NULL, 0);
|
2006-11-04 01:15:00 +00:00
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:08 +00:00
|
|
|
static unsigned int __i2c_set_bus_speed(const struct fsl_i2c_base *base,
|
|
|
|
unsigned int speed, int i2c_clk)
|
2006-11-04 01:15:00 +00:00
|
|
|
{
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(0, &base->cr); /* stop controller */
|
2016-04-25 06:31:08 +00:00
|
|
|
set_i2c_bus_speed(base, i2c_clk, speed);
|
2016-04-25 06:31:01 +00:00
|
|
|
writeb(I2C_CR_MEN, &base->cr); /* start controller */
|
2008-03-14 22:45:29 +00:00
|
|
|
|
|
|
|
return 0;
|
2006-11-04 01:15:00 +00:00
|
|
|
}
|
|
|
|
|
2016-04-25 06:31:09 +00:00
|
|
|
#ifndef CONFIG_DM_I2C
|
2016-04-25 06:31:07 +00:00
|
|
|
static void fsl_i2c_init(struct i2c_adapter *adap, int speed, int slaveadd)
|
|
|
|
{
|
2016-04-25 06:31:08 +00:00
|
|
|
__i2c_init(i2c_base[adap->hwadapnr], speed, slaveadd,
|
|
|
|
get_i2c_clock(adap->hwadapnr), adap->hwadapnr);
|
2016-04-25 06:31:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
fsl_i2c_probe_chip(struct i2c_adapter *adap, uchar chip)
|
|
|
|
{
|
2016-04-25 06:31:08 +00:00
|
|
|
return __i2c_probe_chip(i2c_base[adap->hwadapnr], chip);
|
2016-04-25 06:31:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
fsl_i2c_read(struct i2c_adapter *adap, u8 chip_addr, uint offset, int olen,
|
|
|
|
u8 *data, int dlen)
|
|
|
|
{
|
2016-04-25 06:31:08 +00:00
|
|
|
u8 *o = (u8 *)&offset;
|
|
|
|
return __i2c_read(i2c_base[adap->hwadapnr], chip_addr, &o[4 - olen],
|
|
|
|
olen, data, dlen);
|
2016-04-25 06:31:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
fsl_i2c_write(struct i2c_adapter *adap, u8 chip_addr, uint offset, int olen,
|
|
|
|
u8 *data, int dlen)
|
|
|
|
{
|
2016-04-25 06:31:08 +00:00
|
|
|
u8 *o = (u8 *)&offset;
|
|
|
|
return __i2c_write(i2c_base[adap->hwadapnr], chip_addr, &o[4 - olen],
|
|
|
|
olen, data, dlen);
|
2016-04-25 06:31:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int fsl_i2c_set_bus_speed(struct i2c_adapter *adap,
|
|
|
|
unsigned int speed)
|
|
|
|
{
|
2016-04-25 06:31:08 +00:00
|
|
|
return __i2c_set_bus_speed(i2c_base[adap->hwadapnr], speed,
|
|
|
|
get_i2c_clock(adap->hwadapnr));
|
2016-04-25 06:31:07 +00:00
|
|
|
}
|
|
|
|
|
2012-10-24 11:48:22 +00:00
|
|
|
/*
|
|
|
|
* Register fsl i2c adapters
|
|
|
|
*/
|
2016-04-25 06:31:05 +00:00
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(fsl_0, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
|
2012-10-24 11:48:22 +00:00
|
|
|
fsl_i2c_write, fsl_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_FSL_I2C_SPEED, CONFIG_SYS_FSL_I2C_SLAVE,
|
|
|
|
0)
|
|
|
|
#ifdef CONFIG_SYS_FSL_I2C2_OFFSET
|
2016-04-25 06:31:05 +00:00
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(fsl_1, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
|
2012-10-24 11:48:22 +00:00
|
|
|
fsl_i2c_write, fsl_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_FSL_I2C2_SPEED, CONFIG_SYS_FSL_I2C2_SLAVE,
|
|
|
|
1)
|
2009-02-24 10:30:37 +00:00
|
|
|
#endif
|
2014-07-07 04:17:48 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_I2C3_OFFSET
|
2016-04-25 06:31:05 +00:00
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(fsl_2, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
|
2014-07-07 04:17:48 +00:00
|
|
|
fsl_i2c_write, fsl_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_FSL_I2C3_SPEED, CONFIG_SYS_FSL_I2C3_SLAVE,
|
|
|
|
2)
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_FSL_I2C4_OFFSET
|
2016-04-25 06:31:05 +00:00
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(fsl_3, fsl_i2c_init, fsl_i2c_probe_chip, fsl_i2c_read,
|
2014-07-07 04:17:48 +00:00
|
|
|
fsl_i2c_write, fsl_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_FSL_I2C4_SPEED, CONFIG_SYS_FSL_I2C4_SLAVE,
|
|
|
|
3)
|
|
|
|
#endif
|
2016-04-25 06:31:09 +00:00
|
|
|
#else /* CONFIG_DM_I2C */
|
|
|
|
static int fsl_i2c_probe_chip(struct udevice *bus, u32 chip_addr,
|
|
|
|
u32 chip_flags)
|
|
|
|
{
|
|
|
|
struct fsl_i2c_dev *dev = dev_get_priv(bus);
|
|
|
|
return __i2c_probe_chip(dev->base, chip_addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int fsl_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
|
|
|
|
{
|
|
|
|
struct fsl_i2c_dev *dev = dev_get_priv(bus);
|
|
|
|
return __i2c_set_bus_speed(dev->base, speed, dev->i2c_clk);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int fsl_i2c_ofdata_to_platdata(struct udevice *bus)
|
|
|
|
{
|
|
|
|
struct fsl_i2c_dev *dev = dev_get_priv(bus);
|
2016-05-23 08:12:11 +00:00
|
|
|
fdt_addr_t addr;
|
|
|
|
fdt_size_t size;
|
2016-04-25 06:31:09 +00:00
|
|
|
|
2016-05-23 08:12:11 +00:00
|
|
|
addr = fdtdec_get_addr_size_auto_noparent(gd->fdt_blob, bus->of_offset,
|
2016-08-05 15:47:51 +00:00
|
|
|
"reg", 0, &size, false);
|
2016-04-25 06:31:09 +00:00
|
|
|
|
|
|
|
dev->base = map_sysmem(CONFIG_SYS_IMMR + addr, size);
|
|
|
|
|
|
|
|
if (!dev->base)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
dev->index = fdtdec_get_int(gd->fdt_blob, bus->of_offset,
|
|
|
|
"cell-index", -1);
|
|
|
|
dev->slaveadd = fdtdec_get_int(gd->fdt_blob, bus->of_offset,
|
|
|
|
"u-boot,i2c-slave-addr", 0x7f);
|
|
|
|
dev->speed = fdtdec_get_int(gd->fdt_blob, bus->of_offset,
|
|
|
|
"clock-frequency", 400000);
|
|
|
|
|
|
|
|
dev->i2c_clk = dev->index ? gd->arch.i2c2_clk : gd->arch.i2c1_clk;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int fsl_i2c_probe(struct udevice *bus)
|
|
|
|
{
|
|
|
|
struct fsl_i2c_dev *dev = dev_get_priv(bus);
|
|
|
|
__i2c_init(dev->base, dev->speed, dev->slaveadd, dev->i2c_clk,
|
|
|
|
dev->index);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int fsl_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
|
|
|
|
{
|
|
|
|
struct fsl_i2c_dev *dev = dev_get_priv(bus);
|
|
|
|
struct i2c_msg *dmsg, *omsg, dummy;
|
|
|
|
|
|
|
|
memset(&dummy, 0, sizeof(struct i2c_msg));
|
|
|
|
|
|
|
|
/* We expect either two messages (one with an offset and one with the
|
|
|
|
* actucal data) or one message (just data) */
|
|
|
|
if (nmsgs > 2 || nmsgs == 0) {
|
|
|
|
debug("%s: Only one or two messages are supported.", __func__);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
omsg = nmsgs == 1 ? &dummy : msg;
|
|
|
|
dmsg = nmsgs == 1 ? msg : msg + 1;
|
|
|
|
|
|
|
|
if (dmsg->flags & I2C_M_RD)
|
|
|
|
return __i2c_read(dev->base, dmsg->addr, omsg->buf, omsg->len,
|
|
|
|
dmsg->buf, dmsg->len);
|
|
|
|
else
|
|
|
|
return __i2c_write(dev->base, dmsg->addr, omsg->buf, omsg->len,
|
|
|
|
dmsg->buf, dmsg->len);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dm_i2c_ops fsl_i2c_ops = {
|
|
|
|
.xfer = fsl_i2c_xfer,
|
|
|
|
.probe_chip = fsl_i2c_probe_chip,
|
|
|
|
.set_bus_speed = fsl_i2c_set_bus_speed,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udevice_id fsl_i2c_ids[] = {
|
|
|
|
{ .compatible = "fsl-i2c", },
|
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(i2c_fsl) = {
|
|
|
|
.name = "i2c_fsl",
|
|
|
|
.id = UCLASS_I2C,
|
|
|
|
.of_match = fsl_i2c_ids,
|
|
|
|
.probe = fsl_i2c_probe,
|
|
|
|
.ofdata_to_platdata = fsl_i2c_ofdata_to_platdata,
|
|
|
|
.priv_auto_alloc_size = sizeof(struct fsl_i2c_dev),
|
|
|
|
.ops = &fsl_i2c_ops,
|
|
|
|
};
|
|
|
|
|
|
|
|
#endif /* CONFIG_DM_I2C */
|