2022-04-12 13:31:38 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
|
|
|
* Copyright 2021 Collabora Ltd.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <hang.h>
|
|
|
|
#include <init.h>
|
|
|
|
#include <spl.h>
|
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <asm/arch/ddr.h>
|
|
|
|
#include <asm/arch/imx8mn_pins.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
|
|
|
#include <asm/mach-imx/boot_mode.h>
|
|
|
|
#include <asm/mach-imx/gpio.h>
|
|
|
|
#include <dm/device.h>
|
|
|
|
#include <dm/uclass.h>
|
|
|
|
|
|
|
|
int spl_board_boot_device(enum boot_device boot_dev_spl)
|
|
|
|
{
|
|
|
|
return BOOT_DEVICE_BOOTROM;
|
|
|
|
}
|
|
|
|
|
|
|
|
void spl_dram_init(void)
|
|
|
|
{
|
|
|
|
ddr_init(&dram_timing);
|
|
|
|
}
|
|
|
|
|
|
|
|
void spl_board_init(void)
|
|
|
|
{
|
|
|
|
struct udevice *dev;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
debug("Normal Boot\n");
|
|
|
|
|
|
|
|
ret = uclass_get_device_by_name(UCLASS_CLK,
|
|
|
|
"clock-controller@30380000",
|
|
|
|
&dev);
|
|
|
|
if (ret < 0)
|
|
|
|
puts("Failed to find clock node. Check device tree\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
init_uart_clk(3);
|
|
|
|
|
|
|
|
if (IS_ENABLED(CONFIG_NAND_MXS)) {
|
|
|
|
init_nand_clk();
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Clear the BSS. */
|
|
|
|
memset(__bss_start, 0, __bss_end - __bss_start);
|
|
|
|
|
|
|
|
arch_cpu_init();
|
|
|
|
|
|
|
|
board_early_init_f();
|
|
|
|
|
|
|
|
timer_init();
|
|
|
|
|
|
|
|
ret = spl_init();
|
|
|
|
if (ret) {
|
|
|
|
debug("spl_init() failed: %d\n", ret);
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
2022-04-18 06:53:36 +00:00
|
|
|
preloader_console_init();
|
|
|
|
|
2022-05-15 09:41:09 +00:00
|
|
|
enable_tzc380();
|
|
|
|
|
2022-04-12 13:31:38 +00:00
|
|
|
/* DDR initialization */
|
|
|
|
spl_dram_init();
|
|
|
|
|
|
|
|
board_init_r(NULL, 0);
|
|
|
|
}
|