2018-07-09 13:17:19 +00:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
|
|
|
|
/*
|
|
|
|
* Copyright (C) STMicroelectronics 2017 - All Rights Reserved
|
|
|
|
* Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
|
|
|
|
*/
|
|
|
|
#include <dt-bindings/pinctrl/stm32-pinfunc.h>
|
|
|
|
|
|
|
|
/ {
|
|
|
|
soc {
|
|
|
|
pinctrl: pin-controller@50002000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "st,stm32mp157-pinctrl";
|
|
|
|
ranges = <0 0x50002000 0xa400>;
|
|
|
|
interrupt-parent = <&exti>;
|
|
|
|
st,syscfg = <&exti 0x60 0xff>;
|
2019-07-11 09:15:28 +00:00
|
|
|
hwlocks = <&hwspinlock 0>;
|
2018-07-09 13:17:19 +00:00
|
|
|
pins-are-numbered;
|
|
|
|
|
|
|
|
gpioa: gpio@50002000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x0 0x400>;
|
|
|
|
clocks = <&rcc GPIOA>;
|
|
|
|
st,bank-name = "GPIOA";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 0 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpiob: gpio@50003000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x1000 0x400>;
|
|
|
|
clocks = <&rcc GPIOB>;
|
|
|
|
st,bank-name = "GPIOB";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 16 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpioc: gpio@50004000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x2000 0x400>;
|
|
|
|
clocks = <&rcc GPIOC>;
|
|
|
|
st,bank-name = "GPIOC";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 32 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpiod: gpio@50005000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x3000 0x400>;
|
|
|
|
clocks = <&rcc GPIOD>;
|
|
|
|
st,bank-name = "GPIOD";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 48 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpioe: gpio@50006000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x4000 0x400>;
|
|
|
|
clocks = <&rcc GPIOE>;
|
|
|
|
st,bank-name = "GPIOE";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 64 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpiof: gpio@50007000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x5000 0x400>;
|
|
|
|
clocks = <&rcc GPIOF>;
|
|
|
|
st,bank-name = "GPIOF";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 80 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpiog: gpio@50008000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x6000 0x400>;
|
|
|
|
clocks = <&rcc GPIOG>;
|
|
|
|
st,bank-name = "GPIOG";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 96 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpioh: gpio@50009000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x7000 0x400>;
|
|
|
|
clocks = <&rcc GPIOH>;
|
|
|
|
st,bank-name = "GPIOH";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 112 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpioi: gpio@5000a000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x8000 0x400>;
|
|
|
|
clocks = <&rcc GPIOI>;
|
|
|
|
st,bank-name = "GPIOI";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 128 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpioj: gpio@5000b000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x9000 0x400>;
|
|
|
|
clocks = <&rcc GPIOJ>;
|
|
|
|
st,bank-name = "GPIOJ";
|
|
|
|
ngpios = <16>;
|
|
|
|
gpio-ranges = <&pinctrl 0 144 16>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpiok: gpio@5000c000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0xa000 0x400>;
|
|
|
|
clocks = <&rcc GPIOK>;
|
|
|
|
st,bank-name = "GPIOK";
|
|
|
|
ngpios = <8>;
|
|
|
|
gpio-ranges = <&pinctrl 0 160 8>;
|
|
|
|
};
|
|
|
|
|
2019-02-12 15:50:41 +00:00
|
|
|
adc12_usb_pwr_pins_a: adc12-usb-pwr-pins-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */
|
|
|
|
<STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-07-09 13:17:19 +00:00
|
|
|
cec_pins_a: cec-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 15, AF4)>;
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
cec_pins_sleep_a: cec-sleep-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 15, ANALOG)>; /* HDMI_CEC */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cec_pins_b: cec-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('B', 6, AF5)>;
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cec_pins_sleep_b: cec-sleep-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('B', 6, ANALOG)>; /* HDMI_CEC */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-02-12 15:50:38 +00:00
|
|
|
ethernet0_rgmii_pins_a: rgmii-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
|
|
|
|
<STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
|
|
|
|
<STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */
|
|
|
|
<STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
|
|
|
|
<STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
|
|
|
|
<STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
|
|
|
|
<STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */
|
|
|
|
<STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
2019-05-17 13:08:45 +00:00
|
|
|
slew-rate = <2>;
|
2019-02-12 15:50:38 +00:00
|
|
|
};
|
|
|
|
pins2 {
|
2019-05-17 13:08:45 +00:00
|
|
|
pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
pins3 {
|
2019-02-12 15:50:38 +00:00
|
|
|
pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
|
|
|
|
<STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
|
|
|
|
<STM32_PINMUX('B', 0, AF11)>, /* ETH_RGMII_RXD2 */
|
|
|
|
<STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
|
|
|
|
<STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
|
|
|
|
<STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ethernet0_rgmii_pins_sleep_a: rgmii-sleep-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
|
|
|
|
<STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
|
|
|
|
<STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */
|
|
|
|
<STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
|
|
|
|
<STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
|
|
|
|
<STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
|
|
|
|
<STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
|
|
|
|
<STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
|
|
|
|
<STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
|
|
|
|
<STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
|
|
|
|
<STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
|
|
|
|
<STM32_PINMUX('B', 0, ANALOG)>, /* ETH_RGMII_RXD2 */
|
|
|
|
<STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
|
|
|
|
<STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
|
|
|
|
<STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-04-08 13:30:52 +00:00
|
|
|
fmc_pins_a: fmc-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('D', 4, AF12)>, /* FMC_NOE */
|
|
|
|
<STM32_PINMUX('D', 5, AF12)>, /* FMC_NWE */
|
|
|
|
<STM32_PINMUX('D', 11, AF12)>, /* FMC_A16_FMC_CLE */
|
|
|
|
<STM32_PINMUX('D', 12, AF12)>, /* FMC_A17_FMC_ALE */
|
|
|
|
<STM32_PINMUX('D', 14, AF12)>, /* FMC_D0 */
|
|
|
|
<STM32_PINMUX('D', 15, AF12)>, /* FMC_D1 */
|
|
|
|
<STM32_PINMUX('D', 0, AF12)>, /* FMC_D2 */
|
|
|
|
<STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
|
|
|
|
<STM32_PINMUX('E', 7, AF12)>, /* FMC_D4 */
|
|
|
|
<STM32_PINMUX('E', 8, AF12)>, /* FMC_D5 */
|
|
|
|
<STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
|
|
|
|
<STM32_PINMUX('E', 10, AF12)>, /* FMC_D7 */
|
|
|
|
<STM32_PINMUX('G', 9, AF12)>; /* FMC_NE2_FMC_NCE */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <1>;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('D', 6, AF12)>; /* FMC_NWAIT */
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
fmc_sleep_pins_a: fmc-sleep-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('D', 4, ANALOG)>, /* FMC_NOE */
|
|
|
|
<STM32_PINMUX('D', 5, ANALOG)>, /* FMC_NWE */
|
|
|
|
<STM32_PINMUX('D', 11, ANALOG)>, /* FMC_A16_FMC_CLE */
|
|
|
|
<STM32_PINMUX('D', 12, ANALOG)>, /* FMC_A17_FMC_ALE */
|
|
|
|
<STM32_PINMUX('D', 14, ANALOG)>, /* FMC_D0 */
|
|
|
|
<STM32_PINMUX('D', 15, ANALOG)>, /* FMC_D1 */
|
|
|
|
<STM32_PINMUX('D', 0, ANALOG)>, /* FMC_D2 */
|
|
|
|
<STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
|
|
|
|
<STM32_PINMUX('E', 7, ANALOG)>, /* FMC_D4 */
|
|
|
|
<STM32_PINMUX('E', 8, ANALOG)>, /* FMC_D5 */
|
|
|
|
<STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
|
|
|
|
<STM32_PINMUX('E', 10, ANALOG)>, /* FMC_D7 */
|
|
|
|
<STM32_PINMUX('D', 6, ANALOG)>, /* FMC_NWAIT */
|
|
|
|
<STM32_PINMUX('G', 9, ANALOG)>; /* FMC_NE2_FMC_NCE */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-07-09 13:17:19 +00:00
|
|
|
i2c1_pins_a: i2c1-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('D', 12, AF5)>, /* I2C1_SCL */
|
|
|
|
<STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
i2c1_pins_sleep_a: i2c1-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('D', 12, ANALOG)>, /* I2C1_SCL */
|
|
|
|
<STM32_PINMUX('F', 15, ANALOG)>; /* I2C1_SDA */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1_pins_b: i2c1-2 {
|
2019-05-02 07:56:43 +00:00
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('F', 14, AF5)>, /* I2C1_SCL */
|
|
|
|
<STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-07-09 13:17:19 +00:00
|
|
|
i2c2_pins_a: i2c2-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('H', 4, AF4)>, /* I2C2_SCL */
|
|
|
|
<STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
i2c2_pins_sleep_a: i2c2-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('H', 4, ANALOG)>, /* I2C2_SCL */
|
|
|
|
<STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2_pins_b: i2c2-2 {
|
2019-05-02 07:56:43 +00:00
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('Z', 0, AF3)>, /* I2C2_SCL */
|
|
|
|
<STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-07-09 13:17:19 +00:00
|
|
|
i2c5_pins_a: i2c5-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */
|
|
|
|
<STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
i2c5_pins_sleep_a: i2c5-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* I2C5_SCL */
|
|
|
|
<STM32_PINMUX('A', 12, ANALOG)>; /* I2C5_SDA */
|
|
|
|
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ltdc_pins_a: ltdc-a-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('G', 7, AF14)>, /* LCD_CLK */
|
|
|
|
<STM32_PINMUX('I', 10, AF14)>, /* LCD_HSYNC */
|
|
|
|
<STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
|
|
|
|
<STM32_PINMUX('F', 10, AF14)>, /* LCD_DE */
|
|
|
|
<STM32_PINMUX('H', 2, AF14)>, /* LCD_R0 */
|
|
|
|
<STM32_PINMUX('H', 3, AF14)>, /* LCD_R1 */
|
|
|
|
<STM32_PINMUX('H', 8, AF14)>, /* LCD_R2 */
|
|
|
|
<STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
|
|
|
|
<STM32_PINMUX('H', 10, AF14)>, /* LCD_R4 */
|
|
|
|
<STM32_PINMUX('C', 0, AF14)>, /* LCD_R5 */
|
|
|
|
<STM32_PINMUX('H', 12, AF14)>, /* LCD_R6 */
|
|
|
|
<STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
|
|
|
|
<STM32_PINMUX('E', 5, AF14)>, /* LCD_G0 */
|
|
|
|
<STM32_PINMUX('E', 6, AF14)>, /* LCD_G1 */
|
|
|
|
<STM32_PINMUX('H', 13, AF14)>, /* LCD_G2 */
|
|
|
|
<STM32_PINMUX('H', 14, AF14)>, /* LCD_G3 */
|
|
|
|
<STM32_PINMUX('H', 15, AF14)>, /* LCD_G4 */
|
|
|
|
<STM32_PINMUX('I', 0, AF14)>, /* LCD_G5 */
|
|
|
|
<STM32_PINMUX('I', 1, AF14)>, /* LCD_G6 */
|
|
|
|
<STM32_PINMUX('I', 2, AF14)>, /* LCD_G7 */
|
|
|
|
<STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
|
|
|
|
<STM32_PINMUX('G', 12, AF14)>, /* LCD_B1 */
|
|
|
|
<STM32_PINMUX('G', 10, AF14)>, /* LCD_B2 */
|
|
|
|
<STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
|
|
|
|
<STM32_PINMUX('I', 4, AF14)>, /* LCD_B4 */
|
|
|
|
<STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
|
|
|
|
<STM32_PINMUX('B', 8, AF14)>, /* LCD_B6 */
|
|
|
|
<STM32_PINMUX('D', 8, AF14)>; /* LCD_B7 */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ltdc_pins_sleep_a: ltdc-a-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('G', 7, ANALOG)>, /* LCD_CLK */
|
|
|
|
<STM32_PINMUX('I', 10, ANALOG)>, /* LCD_HSYNC */
|
|
|
|
<STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
|
|
|
|
<STM32_PINMUX('F', 10, ANALOG)>, /* LCD_DE */
|
|
|
|
<STM32_PINMUX('H', 2, ANALOG)>, /* LCD_R0 */
|
|
|
|
<STM32_PINMUX('H', 3, ANALOG)>, /* LCD_R1 */
|
|
|
|
<STM32_PINMUX('H', 8, ANALOG)>, /* LCD_R2 */
|
|
|
|
<STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
|
|
|
|
<STM32_PINMUX('H', 10, ANALOG)>, /* LCD_R4 */
|
|
|
|
<STM32_PINMUX('C', 0, ANALOG)>, /* LCD_R5 */
|
|
|
|
<STM32_PINMUX('H', 12, ANALOG)>, /* LCD_R6 */
|
|
|
|
<STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
|
|
|
|
<STM32_PINMUX('E', 5, ANALOG)>, /* LCD_G0 */
|
|
|
|
<STM32_PINMUX('E', 6, ANALOG)>, /* LCD_G1 */
|
|
|
|
<STM32_PINMUX('H', 13, ANALOG)>, /* LCD_G2 */
|
|
|
|
<STM32_PINMUX('H', 14, ANALOG)>, /* LCD_G3 */
|
|
|
|
<STM32_PINMUX('H', 15, ANALOG)>, /* LCD_G4 */
|
|
|
|
<STM32_PINMUX('I', 0, ANALOG)>, /* LCD_G5 */
|
|
|
|
<STM32_PINMUX('I', 1, ANALOG)>, /* LCD_G6 */
|
|
|
|
<STM32_PINMUX('I', 2, ANALOG)>, /* LCD_G7 */
|
|
|
|
<STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
|
|
|
|
<STM32_PINMUX('G', 12, ANALOG)>, /* LCD_B1 */
|
|
|
|
<STM32_PINMUX('G', 10, ANALOG)>, /* LCD_B2 */
|
|
|
|
<STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
|
|
|
|
<STM32_PINMUX('I', 4, ANALOG)>, /* LCD_B4 */
|
|
|
|
<STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
|
|
|
|
<STM32_PINMUX('B', 8, ANALOG)>, /* LCD_B6 */
|
|
|
|
<STM32_PINMUX('D', 8, ANALOG)>; /* LCD_B7 */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ltdc_pins_b: ltdc-b-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('I', 14, AF14)>, /* LCD_CLK */
|
|
|
|
<STM32_PINMUX('I', 12, AF14)>, /* LCD_HSYNC */
|
|
|
|
<STM32_PINMUX('I', 13, AF14)>, /* LCD_VSYNC */
|
|
|
|
<STM32_PINMUX('K', 7, AF14)>, /* LCD_DE */
|
|
|
|
<STM32_PINMUX('I', 15, AF14)>, /* LCD_R0 */
|
|
|
|
<STM32_PINMUX('J', 0, AF14)>, /* LCD_R1 */
|
|
|
|
<STM32_PINMUX('J', 1, AF14)>, /* LCD_R2 */
|
|
|
|
<STM32_PINMUX('J', 2, AF14)>, /* LCD_R3 */
|
|
|
|
<STM32_PINMUX('J', 3, AF14)>, /* LCD_R4 */
|
|
|
|
<STM32_PINMUX('J', 4, AF14)>, /* LCD_R5 */
|
|
|
|
<STM32_PINMUX('J', 5, AF14)>, /* LCD_R6 */
|
|
|
|
<STM32_PINMUX('J', 6, AF14)>, /* LCD_R7 */
|
|
|
|
<STM32_PINMUX('J', 7, AF14)>, /* LCD_G0 */
|
|
|
|
<STM32_PINMUX('J', 8, AF14)>, /* LCD_G1 */
|
|
|
|
<STM32_PINMUX('J', 9, AF14)>, /* LCD_G2 */
|
|
|
|
<STM32_PINMUX('J', 10, AF14)>, /* LCD_G3 */
|
|
|
|
<STM32_PINMUX('J', 11, AF14)>, /* LCD_G4 */
|
|
|
|
<STM32_PINMUX('K', 0, AF14)>, /* LCD_G5 */
|
|
|
|
<STM32_PINMUX('K', 1, AF14)>, /* LCD_G6 */
|
|
|
|
<STM32_PINMUX('K', 2, AF14)>, /* LCD_G7 */
|
|
|
|
<STM32_PINMUX('J', 12, AF14)>, /* LCD_B0 */
|
|
|
|
<STM32_PINMUX('J', 13, AF14)>, /* LCD_B1 */
|
|
|
|
<STM32_PINMUX('J', 14, AF14)>, /* LCD_B2 */
|
|
|
|
<STM32_PINMUX('J', 15, AF14)>, /* LCD_B3 */
|
|
|
|
<STM32_PINMUX('K', 3, AF14)>, /* LCD_B4 */
|
|
|
|
<STM32_PINMUX('K', 4, AF14)>, /* LCD_B5 */
|
|
|
|
<STM32_PINMUX('K', 5, AF14)>, /* LCD_B6 */
|
|
|
|
<STM32_PINMUX('K', 6, AF14)>; /* LCD_B7 */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ltdc_pins_sleep_b: ltdc-b-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('I', 14, ANALOG)>, /* LCD_CLK */
|
|
|
|
<STM32_PINMUX('I', 12, ANALOG)>, /* LCD_HSYNC */
|
|
|
|
<STM32_PINMUX('I', 13, ANALOG)>, /* LCD_VSYNC */
|
|
|
|
<STM32_PINMUX('K', 7, ANALOG)>, /* LCD_DE */
|
|
|
|
<STM32_PINMUX('I', 15, ANALOG)>, /* LCD_R0 */
|
|
|
|
<STM32_PINMUX('J', 0, ANALOG)>, /* LCD_R1 */
|
|
|
|
<STM32_PINMUX('J', 1, ANALOG)>, /* LCD_R2 */
|
|
|
|
<STM32_PINMUX('J', 2, ANALOG)>, /* LCD_R3 */
|
|
|
|
<STM32_PINMUX('J', 3, ANALOG)>, /* LCD_R4 */
|
|
|
|
<STM32_PINMUX('J', 4, ANALOG)>, /* LCD_R5 */
|
|
|
|
<STM32_PINMUX('J', 5, ANALOG)>, /* LCD_R6 */
|
|
|
|
<STM32_PINMUX('J', 6, ANALOG)>, /* LCD_R7 */
|
|
|
|
<STM32_PINMUX('J', 7, ANALOG)>, /* LCD_G0 */
|
|
|
|
<STM32_PINMUX('J', 8, ANALOG)>, /* LCD_G1 */
|
|
|
|
<STM32_PINMUX('J', 9, ANALOG)>, /* LCD_G2 */
|
|
|
|
<STM32_PINMUX('J', 10, ANALOG)>, /* LCD_G3 */
|
|
|
|
<STM32_PINMUX('J', 11, ANALOG)>, /* LCD_G4 */
|
|
|
|
<STM32_PINMUX('K', 0, ANALOG)>, /* LCD_G5 */
|
|
|
|
<STM32_PINMUX('K', 1, ANALOG)>, /* LCD_G6 */
|
|
|
|
<STM32_PINMUX('K', 2, ANALOG)>, /* LCD_G7 */
|
|
|
|
<STM32_PINMUX('J', 12, ANALOG)>, /* LCD_B0 */
|
|
|
|
<STM32_PINMUX('J', 13, ANALOG)>, /* LCD_B1 */
|
|
|
|
<STM32_PINMUX('J', 14, ANALOG)>, /* LCD_B2 */
|
|
|
|
<STM32_PINMUX('J', 15, ANALOG)>, /* LCD_B3 */
|
|
|
|
<STM32_PINMUX('K', 3, ANALOG)>, /* LCD_B4 */
|
|
|
|
<STM32_PINMUX('K', 4, ANALOG)>, /* LCD_B5 */
|
|
|
|
<STM32_PINMUX('K', 5, ANALOG)>, /* LCD_B6 */
|
|
|
|
<STM32_PINMUX('K', 6, ANALOG)>; /* LCD_B7 */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-02-12 15:50:38 +00:00
|
|
|
m_can1_pins_a: m-can1-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('H', 13, AF9)>; /* CAN1_TX */
|
|
|
|
slew-rate = <1>;
|
|
|
|
drive-push-pull;
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
m_can1_sleep_pins_a: m_can1-sleep@0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('H', 13, ANALOG)>, /* CAN1_TX */
|
|
|
|
<STM32_PINMUX('I', 9, ANALOG)>; /* CAN1_RX */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-07-09 13:17:19 +00:00
|
|
|
pwm2_pins_a: pwm2-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */
|
|
|
|
bias-pull-down;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm8_pins_a: pwm8-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('I', 2, AF3)>; /* TIM8_CH4 */
|
|
|
|
bias-pull-down;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm12_pins_a: pwm12-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('H', 6, AF2)>; /* TIM12_CH1 */
|
|
|
|
bias-pull-down;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
qspi_clk_pins_a: qspi-clk-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('F', 10, AF9)>; /* QSPI_CLK */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <3>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
qspi_bk1_pins_a: qspi-bk1-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('F', 8, AF10)>, /* QSPI_BK1_IO0 */
|
|
|
|
<STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */
|
|
|
|
<STM32_PINMUX('F', 7, AF9)>, /* QSPI_BK1_IO2 */
|
|
|
|
<STM32_PINMUX('F', 6, AF9)>; /* QSPI_BK1_IO3 */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <3>;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('B', 6, AF10)>; /* QSPI_BK1_NCS */
|
|
|
|
bias-pull-up;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <3>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
qspi_bk2_pins_a: qspi-bk2-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('H', 2, AF9)>, /* QSPI_BK2_IO0 */
|
|
|
|
<STM32_PINMUX('H', 3, AF9)>, /* QSPI_BK2_IO1 */
|
|
|
|
<STM32_PINMUX('G', 10, AF11)>, /* QSPI_BK2_IO2 */
|
|
|
|
<STM32_PINMUX('G', 7, AF11)>; /* QSPI_BK2_IO3 */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <3>;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('C', 0, AF10)>; /* QSPI_BK2_NCS */
|
|
|
|
bias-pull-up;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <3>;
|
|
|
|
};
|
|
|
|
};
|
2019-07-11 09:15:28 +00:00
|
|
|
|
|
|
|
sdmmc1_b4_pins_a: sdmmc1-b4-0 {
|
2018-07-09 13:17:19 +00:00
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
|
|
|
|
<STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
|
|
|
|
<STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
|
|
|
|
<STM32_PINMUX('C', 11, AF12)>, /* SDMMC1_D3 */
|
|
|
|
<STM32_PINMUX('C', 12, AF12)>, /* SDMMC1_CK */
|
|
|
|
<STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
|
|
|
|
slew-rate = <3>;
|
|
|
|
drive-push-pull;
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
sdmmc1_b4_od_pins_a: sdmmc1-b4-od-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
|
|
|
|
<STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
|
|
|
|
<STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
|
|
|
|
<STM32_PINMUX('C', 11, AF12)>, /* SDMMC1_D3 */
|
|
|
|
<STM32_PINMUX('C', 12, AF12)>; /* SDMMC1_CK */
|
|
|
|
slew-rate = <3>;
|
|
|
|
drive-push-pull;
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
pins2{
|
|
|
|
pinmux = <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
|
|
|
|
slew-rate = <3>;
|
|
|
|
drive-open-drain;
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
sdmmc1_b4_sleep_pins_a: sdmmc1-b4-sleep-0 {
|
2018-07-09 13:17:19 +00:00
|
|
|
pins {
|
2019-07-11 09:15:28 +00:00
|
|
|
pinmux = <STM32_PINMUX('C', 8, ANALOG)>, /* SDMMC1_D0 */
|
|
|
|
<STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
|
|
|
|
<STM32_PINMUX('C', 10, ANALOG)>, /* SDMMC1_D2 */
|
|
|
|
<STM32_PINMUX('C', 11, ANALOG)>, /* SDMMC1_D3 */
|
|
|
|
<STM32_PINMUX('C', 12, ANALOG)>, /* SDMMC1_CK */
|
|
|
|
<STM32_PINMUX('D', 2, ANALOG)>; /* SDMMC1_CMD */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
sdmmc1_dir_pins_a: sdmmc1-dir-0 {
|
|
|
|
pins1 {
|
2018-07-09 13:17:19 +00:00
|
|
|
pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
|
|
|
|
<STM32_PINMUX('C', 7, AF8)>, /* SDMMC1_D123DIR */
|
2019-07-11 09:15:28 +00:00
|
|
|
<STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
|
2018-07-09 13:17:19 +00:00
|
|
|
slew-rate = <3>;
|
|
|
|
drive-push-pull;
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
2019-07-11 09:15:28 +00:00
|
|
|
pins2{
|
|
|
|
pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
2018-07-09 13:17:19 +00:00
|
|
|
};
|
2019-07-11 09:15:28 +00:00
|
|
|
|
|
|
|
sdmmc1_dir_sleep_pins_a: sdmmc1-dir-sleep-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('F', 2, ANALOG)>, /* SDMMC1_D0DIR */
|
|
|
|
<STM32_PINMUX('C', 7, ANALOG)>, /* SDMMC1_D123DIR */
|
|
|
|
<STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
|
|
|
|
<STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
sdmmc2_b4_pins_a: sdmmc2-b4-0 {
|
2018-07-09 13:17:19 +00:00
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
|
|
|
|
<STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
|
|
|
|
<STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
|
|
|
|
<STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
|
|
|
|
<STM32_PINMUX('E', 3, AF9)>, /* SDMMC2_CK */
|
|
|
|
<STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
|
|
|
|
slew-rate = <3>;
|
|
|
|
drive-push-pull;
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
sdmmc2_d47_pins_a: sdmmc2-d47-0 {
|
2018-07-09 13:17:19 +00:00
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
|
|
|
|
<STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
|
|
|
|
<STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
|
|
|
|
<STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */
|
|
|
|
slew-rate = <3>;
|
|
|
|
drive-push-pull;
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
spdifrx_pins_a: spdifrx-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('G', 12, AF8)>; /* SPDIF_IN1 */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
spdifrx_sleep_pins_a: spdifrx-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('G', 12, ANALOG)>; /* SPDIF_IN1 */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-05-02 07:56:43 +00:00
|
|
|
spi2_pins_a: spi2-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('B', 10, AF5)>, /* SPI2_SCK */
|
|
|
|
<STM32_PINMUX('I', 0, AF5)>, /* SPI2_NSS */
|
|
|
|
<STM32_PINMUX('I', 3, AF5)>; /* SPI2_MOSI */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <3>;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('I', 2, AF5)>; /* SPI2_MISO */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-03-29 14:42:24 +00:00
|
|
|
stusb1600_pins_a: stusb1600-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('I', 11, ANALOG)>;
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-07-09 13:17:19 +00:00
|
|
|
uart4_pins_a: uart4-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
2018-08-10 15:12:11 +00:00
|
|
|
|
2019-05-02 07:56:43 +00:00
|
|
|
uart4_pins_b: uart4-1 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('D', 1, AF8)>; /* UART4_TX */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
uart7_pins_a: uart7-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART4_TX */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('E', 7, AF7)>, /* UART4_RX */
|
|
|
|
<STM32_PINMUX('E', 10, AF7)>, /* UART4_CTS */
|
|
|
|
<STM32_PINMUX('E', 9, AF7)>; /* UART4_RTS */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-08-10 15:12:11 +00:00
|
|
|
usbotg_hs_pins_a: usbotg_hs-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('A', 10, ANALOG)>; /* OTG_ID */
|
|
|
|
};
|
|
|
|
};
|
2018-07-09 13:17:19 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_z: pin-controller-z@54004000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "st,stm32mp157-z-pinctrl";
|
|
|
|
ranges = <0 0x54004000 0x400>;
|
|
|
|
pins-are-numbered;
|
|
|
|
interrupt-parent = <&exti>;
|
|
|
|
st,syscfg = <&exti 0x60 0xff>;
|
2019-07-11 09:15:28 +00:00
|
|
|
hwlocks = <&hwspinlock 0>;
|
2018-07-09 13:17:19 +00:00
|
|
|
|
|
|
|
gpioz: gpio@54004000 {
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0 0x400>;
|
|
|
|
clocks = <&rcc GPIOZ>;
|
|
|
|
st,bank-name = "GPIOZ";
|
|
|
|
st,bank-ioport = <11>;
|
|
|
|
ngpios = <8>;
|
|
|
|
gpio-ranges = <&pinctrl_z 0 400 8>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c4_pins_a: i2c4-0 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('Z', 4, AF6)>, /* I2C4_SCL */
|
|
|
|
<STM32_PINMUX('Z', 5, AF6)>; /* I2C4_SDA */
|
|
|
|
bias-disable;
|
|
|
|
drive-open-drain;
|
|
|
|
slew-rate = <0>;
|
|
|
|
};
|
|
|
|
};
|
2019-02-12 15:50:38 +00:00
|
|
|
|
2019-07-11 09:15:28 +00:00
|
|
|
i2c4_pins_sleep_a: i2c4-1 {
|
|
|
|
pins {
|
|
|
|
pinmux = <STM32_PINMUX('Z', 4, ANALOG)>, /* I2C4_SCL */
|
|
|
|
<STM32_PINMUX('Z', 5, ANALOG)>; /* I2C4_SDA */
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-02-12 15:50:38 +00:00
|
|
|
spi1_pins_a: spi1-0 {
|
|
|
|
pins1 {
|
|
|
|
pinmux = <STM32_PINMUX('Z', 0, AF5)>, /* SPI1_SCK */
|
|
|
|
<STM32_PINMUX('Z', 2, AF5)>; /* SPI1_MOSI */
|
|
|
|
bias-disable;
|
|
|
|
drive-push-pull;
|
|
|
|
slew-rate = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pins2 {
|
|
|
|
pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
};
|
2018-07-09 13:17:19 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|