2011-11-15 14:49:55 +00:00
|
|
|
/*
|
|
|
|
*
|
|
|
|
* Functions for omap5 based boards.
|
|
|
|
*
|
|
|
|
* (C) Copyright 2011
|
|
|
|
* Texas Instruments, <www.ti.com>
|
|
|
|
*
|
|
|
|
* Author :
|
|
|
|
* Aneesh V <aneesh@ti.com>
|
|
|
|
* Steve Sakoman <steve@sakoman.com>
|
|
|
|
* Sricharan <r.sricharan@ti.com>
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/armv7.h>
|
|
|
|
#include <asm/arch/cpu.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
|
|
|
#include <asm/sizes.h>
|
|
|
|
#include <asm/utils.h>
|
|
|
|
#include <asm/arch/gpio.h>
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
u32 *const omap5_revision = (u32 *)OMAP5_SRAM_SCRATCH_OMAP5_REV;
|
|
|
|
|
|
|
|
static struct gpio_bank gpio_bank_54xx[6] = {
|
|
|
|
{ (void *)OMAP54XX_GPIO1_BASE, METHOD_GPIO_24XX },
|
|
|
|
{ (void *)OMAP54XX_GPIO2_BASE, METHOD_GPIO_24XX },
|
|
|
|
{ (void *)OMAP54XX_GPIO3_BASE, METHOD_GPIO_24XX },
|
|
|
|
{ (void *)OMAP54XX_GPIO4_BASE, METHOD_GPIO_24XX },
|
|
|
|
{ (void *)OMAP54XX_GPIO5_BASE, METHOD_GPIO_24XX },
|
|
|
|
{ (void *)OMAP54XX_GPIO6_BASE, METHOD_GPIO_24XX },
|
|
|
|
};
|
|
|
|
|
|
|
|
const struct gpio_bank *const omap_gpio_bank = gpio_bank_54xx;
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
/*
|
|
|
|
* Some tuning of IOs for optimal power and performance
|
|
|
|
*/
|
|
|
|
void do_io_settings(void)
|
|
|
|
{
|
2012-03-12 02:25:36 +00:00
|
|
|
u32 io_settings = 0, mask = 0;
|
|
|
|
struct omap5_sys_ctrl_regs *ioregs_base =
|
|
|
|
(struct omap5_sys_ctrl_regs *) OMAP5_IOREGS_BASE;
|
|
|
|
|
|
|
|
/* Impedance settings EMMC, C2C 1,2, hsi2 */
|
|
|
|
mask = (ds_mask << 2) | (ds_mask << 8) |
|
|
|
|
(ds_mask << 16) | (ds_mask << 18);
|
|
|
|
io_settings = readl(&(ioregs_base->control_smart1io_padconf_0)) &
|
|
|
|
(~mask);
|
|
|
|
io_settings |= (ds_60_ohm << 8) | (ds_45_ohm << 16) |
|
|
|
|
(ds_45_ohm << 18) | (ds_60_ohm << 2);
|
|
|
|
writel(io_settings, &(ioregs_base->control_smart1io_padconf_0));
|
|
|
|
|
|
|
|
/* Impedance settings Mcspi2 */
|
|
|
|
mask = (ds_mask << 30);
|
|
|
|
io_settings = readl(&(ioregs_base->control_smart1io_padconf_1)) &
|
|
|
|
(~mask);
|
|
|
|
io_settings |= (ds_60_ohm << 30);
|
|
|
|
writel(io_settings, &(ioregs_base->control_smart1io_padconf_1));
|
|
|
|
|
|
|
|
/* Impedance settings C2C 3,4 */
|
|
|
|
mask = (ds_mask << 14) | (ds_mask << 16);
|
|
|
|
io_settings = readl(&(ioregs_base->control_smart1io_padconf_2)) &
|
|
|
|
(~mask);
|
|
|
|
io_settings |= (ds_45_ohm << 14) | (ds_45_ohm << 16);
|
|
|
|
writel(io_settings, &(ioregs_base->control_smart1io_padconf_2));
|
|
|
|
|
|
|
|
/* Slew rate settings EMMC, C2C 1,2 */
|
|
|
|
mask = (sc_mask << 8) | (sc_mask << 16) | (sc_mask << 18);
|
|
|
|
io_settings = readl(&(ioregs_base->control_smart2io_padconf_0)) &
|
|
|
|
(~mask);
|
|
|
|
io_settings |= (sc_fast << 8) | (sc_na << 16) | (sc_na << 18);
|
|
|
|
writel(io_settings, &(ioregs_base->control_smart2io_padconf_0));
|
|
|
|
|
|
|
|
/* Slew rate settings hsi2, Mcspi2 */
|
|
|
|
mask = (sc_mask << 24) | (sc_mask << 28);
|
|
|
|
io_settings = readl(&(ioregs_base->control_smart2io_padconf_1)) &
|
|
|
|
(~mask);
|
|
|
|
io_settings |= (sc_fast << 28) | (sc_fast << 24);
|
|
|
|
writel(io_settings, &(ioregs_base->control_smart2io_padconf_1));
|
|
|
|
|
|
|
|
/* Slew rate settings C2C 3,4 */
|
|
|
|
mask = (sc_mask << 16) | (sc_mask << 18);
|
|
|
|
io_settings = readl(&(ioregs_base->control_smart2io_padconf_2)) &
|
|
|
|
(~mask);
|
|
|
|
io_settings |= (sc_na << 16) | (sc_na << 18);
|
|
|
|
writel(io_settings, &(ioregs_base->control_smart2io_padconf_2));
|
|
|
|
|
|
|
|
/* impedance and slew rate settings for usb */
|
|
|
|
mask = (usb_i_mask << 29) | (usb_i_mask << 26) | (usb_i_mask << 23) |
|
|
|
|
(usb_i_mask << 20) | (usb_i_mask << 17) | (usb_i_mask << 14);
|
|
|
|
io_settings = readl(&(ioregs_base->control_smart3io_padconf_1)) &
|
|
|
|
(~mask);
|
|
|
|
io_settings |= (ds_60_ohm << 29) | (ds_60_ohm << 26) |
|
|
|
|
(ds_60_ohm << 23) | (sc_fast << 20) |
|
|
|
|
(sc_fast << 17) | (sc_fast << 14);
|
|
|
|
writel(io_settings, &(ioregs_base->control_smart3io_padconf_1));
|
|
|
|
|
|
|
|
/* LPDDR2 io settings */
|
|
|
|
writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
|
|
|
|
&(ioregs_base->control_ddrch1_0));
|
|
|
|
writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
|
|
|
|
&(ioregs_base->control_ddrch1_1));
|
|
|
|
writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
|
|
|
|
&(ioregs_base->control_ddrch2_0));
|
|
|
|
writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
|
|
|
|
&(ioregs_base->control_ddrch2_1));
|
|
|
|
writel(DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
|
|
|
|
&(ioregs_base->control_lpddr2ch1_0));
|
|
|
|
writel(DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
|
|
|
|
&(ioregs_base->control_lpddr2ch1_1));
|
|
|
|
writel(DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL,
|
|
|
|
&(ioregs_base->control_ddrio_0));
|
|
|
|
writel(DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL,
|
|
|
|
&(ioregs_base->control_ddrio_1));
|
|
|
|
writel(DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL,
|
|
|
|
&(ioregs_base->control_ddrio_2));
|
|
|
|
|
|
|
|
/* Efuse settings */
|
|
|
|
writel(EFUSE_1, &(ioregs_base->control_efuse_1));
|
|
|
|
writel(EFUSE_2, &(ioregs_base->control_efuse_2));
|
|
|
|
writel(EFUSE_3, &(ioregs_base->control_efuse_3));
|
|
|
|
writel(EFUSE_4, &(ioregs_base->control_efuse_4));
|
2011-11-15 14:49:55 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void init_omap_revision(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* For some of the ES2/ES1 boards ID_CODE is not reliable:
|
|
|
|
* Also, ES1 and ES2 have different ARM revisions
|
|
|
|
* So use ARM revision for identification
|
|
|
|
*/
|
|
|
|
unsigned int rev = cortex_rev();
|
|
|
|
|
|
|
|
switch (rev) {
|
|
|
|
case MIDR_CORTEX_A15_R0P0:
|
|
|
|
*omap5_revision = OMAP5430_ES1_0;
|
2012-03-12 02:25:39 +00:00
|
|
|
break;
|
2011-11-15 14:49:55 +00:00
|
|
|
default:
|
|
|
|
*omap5_revision = OMAP5430_SILICON_ID_INVALID;
|
|
|
|
}
|
|
|
|
}
|