2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2008-01-14 23:43:33 +00:00
|
|
|
/*
|
|
|
|
* Configuation settings for the Freescale MCF52277 EVB board.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
|
|
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* board/config.h - configuration options, board specific
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _M52277EVB_H
|
|
|
|
#define _M52277EVB_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
* (easy to change)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_MCFUART
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_UART_PORT (0)
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
#undef CONFIG_WATCHDOG
|
|
|
|
|
|
|
|
#define CONFIG_TIMESTAMP /* Print image info with timestamp */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
|
2018-03-28 12:38:20 +00:00
|
|
|
#define CONFIG_HOSTNAME "M52277EVB"
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_UBOOT_END 0x3FFFF
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR2 0x40010007
|
|
|
|
#ifdef CONFIG_SYS_STMICRO_BOOT
|
|
|
|
/* ST Micro serial flash */
|
2008-01-14 23:43:33 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2012-09-23 15:41:24 +00:00
|
|
|
"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
|
2008-10-21 15:37:02 +00:00
|
|
|
"loadaddr=0x40010000\0" \
|
|
|
|
"uboot=u-boot.bin\0" \
|
|
|
|
"load=loadb ${loadaddr} ${baudrate};" \
|
2012-09-23 15:41:24 +00:00
|
|
|
"loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
|
2008-01-14 23:43:33 +00:00
|
|
|
"upd=run load; run prog\0" \
|
2008-10-21 15:37:02 +00:00
|
|
|
"prog=sf probe 0:2 10000 1;" \
|
|
|
|
"sf erase 0 30000;" \
|
|
|
|
"sf write ${loadaddr} 0 30000;" \
|
2008-01-14 23:43:33 +00:00
|
|
|
"save\0" \
|
|
|
|
""
|
2008-10-21 15:37:02 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_SPANSION_BOOT
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2012-09-23 15:41:24 +00:00
|
|
|
"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
|
2008-10-21 15:37:02 +00:00
|
|
|
"loadaddr=0x40010000\0" \
|
|
|
|
"uboot=u-boot.bin\0" \
|
|
|
|
"load=loadb ${loadaddr} ${baudrate}\0" \
|
|
|
|
"upd=run load; run prog\0" \
|
2012-09-23 15:41:24 +00:00
|
|
|
"prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
|
|
|
|
" " __stringify(CONFIG_SYS_UBOOT_END) ";" \
|
|
|
|
"era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
|
|
|
|
__stringify(CONFIG_SYS_UBOOT_END) ";" \
|
|
|
|
"cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
|
2008-10-21 15:37:02 +00:00
|
|
|
" ${filesize}; save\0" \
|
|
|
|
"updsbf=run loadsbf; run progsbf\0" \
|
|
|
|
"loadsbf=loadb ${loadaddr} ${baudrate};" \
|
2012-09-23 15:41:24 +00:00
|
|
|
"loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
|
2008-10-21 15:37:02 +00:00
|
|
|
"progsbf=sf probe 0:2 10000 1;" \
|
|
|
|
"sf erase 0 30000;" \
|
|
|
|
"sf write ${loadaddr} 0 30000;" \
|
|
|
|
""
|
|
|
|
#endif
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
/* LCD */
|
|
|
|
#ifdef CONFIG_CMD_BMP
|
|
|
|
#define CONFIG_SPLASH_SCREEN
|
|
|
|
#define CONFIG_LCD_LOGO
|
|
|
|
#define CONFIG_SHARP_LQ035Q7DH06
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* USB */
|
|
|
|
#ifdef CONFIG_CMD_USB
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_USB_EHCI_CPU_INIT
|
2008-01-14 23:43:33 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Realtime clock */
|
|
|
|
#define CONFIG_MCFRTC
|
|
|
|
#undef RTC_DEBUG
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
/* Timer */
|
|
|
|
#define CONFIG_MCFTMR
|
|
|
|
|
|
|
|
/* I2c */
|
2012-10-24 11:48:22 +00:00
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_FSL
|
|
|
|
#define CONFIG_SYS_FSL_I2C_SPEED 80000
|
|
|
|
#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
|
|
|
|
#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
|
|
|
|
|
|
|
|
/* DSPI and Serial Flash */
|
|
|
|
#define CONFIG_CF_DSPI
|
|
|
|
#define CONFIG_SYS_SBFHDR_SIZE 0x7
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
/* Input, PCI, Flexbus, and VCO */
|
|
|
|
#define CONFIG_EXTRA_CLOCK
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INPUT_CLKSRC 16000000
|
2008-01-14 23:43:33 +00:00
|
|
|
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_PRAM 2048 /* 2048 KB */
|
2008-01-14 23:43:33 +00:00
|
|
|
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
|
2008-01-14 23:43:33 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MBAR 0xFC000000
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Low Level Configuration Settings
|
|
|
|
* (address mappings, register initial values, etc.)
|
|
|
|
* You should know what you are doing if you make changes here.
|
|
|
|
*/
|
|
|
|
|
2008-10-21 15:37:02 +00:00
|
|
|
/*
|
2008-01-14 23:43:33 +00:00
|
|
|
* Definitions for initial stack pointer and data area (in DPRAM)
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
|
2010-10-26 11:32:32 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_CTRL 0x221
|
2010-10-26 12:34:52 +00:00
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
|
2010-10-26 11:32:32 +00:00
|
|
|
#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
|
2008-01-14 23:43:33 +00:00
|
|
|
|
2008-10-21 15:37:02 +00:00
|
|
|
/*
|
2008-01-14 23:43:33 +00:00
|
|
|
* Start addresses for the final memory configuration
|
|
|
|
* (Set up by the startup code)
|
2008-10-16 13:01:15 +00:00
|
|
|
* Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
|
2008-01-14 23:43:33 +00:00
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x40000000
|
|
|
|
#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
|
|
|
|
#define CONFIG_SYS_SDRAM_CFG1 0x43711630
|
|
|
|
#define CONFIG_SYS_SDRAM_CFG2 0x56670000
|
|
|
|
#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
|
|
|
|
#define CONFIG_SYS_SDRAM_EMOD 0x81810000
|
|
|
|
#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
|
2008-10-16 13:01:15 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
|
|
|
|
#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
|
|
|
|
|
2008-10-21 15:37:02 +00:00
|
|
|
#ifdef CONFIG_CF_SBF
|
2010-10-07 19:51:12 +00:00
|
|
|
# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
|
2008-10-21 15:37:02 +00:00
|
|
|
#else
|
|
|
|
# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
|
|
|
|
#endif
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
/* Initial Memory map for Linux */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
|
2009-01-27 12:57:47 +00:00
|
|
|
#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
|
2008-01-14 23:43:33 +00:00
|
|
|
|
2008-10-21 15:37:02 +00:00
|
|
|
/*
|
|
|
|
* Configuration for environment
|
2011-10-27 07:44:52 +00:00
|
|
|
* Environment is not embedded in u-boot. First time runing may have env
|
|
|
|
* crc error warning if there is no correct environment on the flash.
|
2008-01-14 23:43:33 +00:00
|
|
|
*/
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_ENV_OVERWRITE 1
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FLASH organization
|
|
|
|
*/
|
2008-10-21 15:37:02 +00:00
|
|
|
#ifdef CONFIG_SYS_STMICRO_BOOT
|
2009-06-30 14:18:29 +00:00
|
|
|
# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
|
2011-10-27 07:44:52 +00:00
|
|
|
# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
|
2008-10-21 15:37:02 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_SPANSION_BOOT
|
|
|
|
# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
|
|
|
|
# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
|
|
|
|
#endif
|
2008-01-14 23:43:33 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifdef CONFIG_SYS_FLASH_CFI
|
2009-06-11 12:50:05 +00:00
|
|
|
# define CONFIG_FLASH_SPANSION_S29WS_N 1
|
2008-10-16 13:01:15 +00:00
|
|
|
# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
|
|
|
|
# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
|
|
|
|
# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
|
|
|
|
# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
|
|
|
|
# define CONFIG_SYS_FLASH_CHECKSUM
|
2008-10-21 15:37:02 +00:00
|
|
|
# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
|
2008-01-14 23:43:33 +00:00
|
|
|
#endif
|
|
|
|
|
2015-03-29 20:54:16 +00:00
|
|
|
#define LDS_BOARD_TEXT \
|
|
|
|
arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
|
|
|
|
arch/m68k/lib/built-in.o (.text*)
|
|
|
|
|
2008-01-14 23:43:33 +00:00
|
|
|
/*
|
|
|
|
* This is setting for JFFS2 support in u-boot.
|
|
|
|
* NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_CMD_JFFS2
|
|
|
|
# define CONFIG_JFFS2_DEV "nor0"
|
|
|
|
# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
|
2008-10-16 13:01:15 +00:00
|
|
|
# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
|
2008-01-14 23:43:33 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Cache Configuration
|
|
|
|
*/
|
2008-10-21 15:37:02 +00:00
|
|
|
#define CONFIG_SYS_CACHELINE_SIZE 16
|
2008-01-14 23:43:33 +00:00
|
|
|
|
2010-03-12 04:12:53 +00:00
|
|
|
#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
|
2010-10-26 11:32:32 +00:00
|
|
|
CONFIG_SYS_INIT_RAM_SIZE - 8)
|
2010-03-12 04:12:53 +00:00
|
|
|
#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
|
2010-10-26 11:32:32 +00:00
|
|
|
CONFIG_SYS_INIT_RAM_SIZE - 4)
|
2010-03-12 04:12:53 +00:00
|
|
|
#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
|
|
|
|
#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
|
|
|
|
CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
|
|
|
|
CF_ACR_EN | CF_ACR_SM_ALL)
|
|
|
|
#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
|
|
|
|
CF_CACR_DISD | CF_CACR_INVI | \
|
|
|
|
CF_CACR_CEIB | CF_CACR_DCM | \
|
|
|
|
CF_CACR_EUSP)
|
|
|
|
|
2008-01-14 23:43:33 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Memory bank definitions
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
* CS0 - NOR Flash
|
|
|
|
* CS1 - Available
|
|
|
|
* CS2 - Available
|
|
|
|
* CS3 - Available
|
|
|
|
* CS4 - Available
|
|
|
|
* CS5 - Available
|
|
|
|
*/
|
|
|
|
|
2008-10-21 15:37:02 +00:00
|
|
|
#ifdef CONFIG_CF_SBF
|
|
|
|
#define CONFIG_SYS_CS0_BASE 0x04000000
|
|
|
|
#define CONFIG_SYS_CS0_MASK 0x00FF0001
|
|
|
|
#define CONFIG_SYS_CS0_CTRL 0x00001FA0
|
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CS0_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_CS0_MASK 0x00FF0001
|
|
|
|
#define CONFIG_SYS_CS0_CTRL 0x00001FA0
|
2008-10-21 15:37:02 +00:00
|
|
|
#endif
|
2008-01-14 23:43:33 +00:00
|
|
|
|
|
|
|
#endif /* _M52277EVB_H */
|