2007-10-05 15:11:30 +00:00
|
|
|
/*
|
2008-05-22 21:44:24 +00:00
|
|
|
* Copyright (c) 2008 Nuovation System Designs, LLC
|
|
|
|
* Grant Erickson <gerickson@nuovations.com>
|
|
|
|
*
|
2007-10-05 15:11:30 +00:00
|
|
|
* (C) Copyright 2007
|
|
|
|
* Stefan Roese, DENX Software Engineering, sr@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
/************************************************************************
|
|
|
|
* kilauea.h - configuration for AMCC Kilauea (405EX)
|
|
|
|
***********************************************************************/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* High Level Configuration Options
|
|
|
|
*----------------------------------------------------------------------*/
|
|
|
|
#define CONFIG_KILAUEA 1 /* Board is Kilauea */
|
|
|
|
#define CONFIG_4xx 1 /* ... PPC4xx family */
|
|
|
|
#define CONFIG_405EX 1 /* Specifc 405EX support*/
|
|
|
|
#define CONFIG_SYS_CLK_FREQ 33333333 /* ext frequency to pll */
|
|
|
|
|
2008-06-06 13:55:03 +00:00
|
|
|
/*
|
|
|
|
* Include common defines/options for all AMCC eval boards
|
|
|
|
*/
|
|
|
|
#define CONFIG_HOSTNAME kilauea
|
|
|
|
#include "amcc-common.h"
|
|
|
|
|
2007-10-05 15:11:30 +00:00
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
|
|
|
|
#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
|
2007-10-23 08:10:08 +00:00
|
|
|
#define CONFIG_BOARD_EMAC_COUNT
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Base addresses -- Note these are effective addresses where the
|
|
|
|
* actual resources get mapped (not physical addresses)
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xFC000000
|
|
|
|
#define CONFIG_SYS_NAND_ADDR 0xF8000000
|
|
|
|
#define CONFIG_SYS_FPGA_BASE 0xF0000000
|
|
|
|
#define CONFIG_SYS_PERIPHERAL_BASE 0xEF600000 /* internal peripherals*/
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
2008-05-22 21:44:24 +00:00
|
|
|
* Initial RAM & Stack Pointer Configuration Options
|
|
|
|
*
|
|
|
|
* There are traditionally three options for the primordial
|
|
|
|
* (i.e. initial) stack usage on the 405-series:
|
|
|
|
*
|
|
|
|
* 1) On-chip Memory (OCM) (i.e. SRAM)
|
|
|
|
* 2) Data cache
|
|
|
|
* 3) SDRAM
|
|
|
|
*
|
|
|
|
* For the 405EX(r), there is no OCM, so we are left with (2) or (3)
|
|
|
|
* the latter of which is less than desireable since it requires
|
|
|
|
* setting up the SDRAM and ECC in assembly code.
|
|
|
|
*
|
2008-10-16 13:01:15 +00:00
|
|
|
* To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
|
2008-05-22 21:44:24 +00:00
|
|
|
* select on the External Bus Controller (EBC) and then select a
|
2008-10-16 13:01:15 +00:00
|
|
|
* value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
|
|
|
|
* physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
|
|
|
|
* select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
|
2008-05-22 21:44:24 +00:00
|
|
|
* physical SDRAM to use (3).
|
|
|
|
*-----------------------------------------------------------------------*/
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_DCACHE_CS 4
|
2008-05-22 21:44:24 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if defined(CONFIG_SYS_INIT_DCACHE_CS)
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
|
2008-05-22 21:44:24 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
|
|
|
|
#endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
|
2008-05-22 21:44:24 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_END (4 << 10) /* 4 KiB */
|
|
|
|
#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
|
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-05-22 21:44:24 +00:00
|
|
|
/*
|
|
|
|
* If the data cache is being used for the primordial stack and global
|
|
|
|
* data area, the POST word must be placed somewhere else. The General
|
|
|
|
* Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
|
|
|
|
* its compare and mask register contents across reset, so it is used
|
|
|
|
* for the POST word.
|
|
|
|
*/
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if defined(CONFIG_SYS_INIT_DCACHE_CS)
|
|
|
|
# define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
|
|
|
|
# define CONFIG_SYS_POST_ALT_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
|
2008-05-22 21:44:24 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
# define CONFIG_SYS_INIT_EXTRA_SIZE 16
|
|
|
|
# define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
|
|
|
|
# define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 4)
|
|
|
|
# define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
|
|
|
|
#endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Serial Port
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
|
2007-10-05 15:11:30 +00:00
|
|
|
/* define this if you want console on UART1 */
|
|
|
|
#undef CONFIG_UART1_CONSOLE
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Environment
|
|
|
|
*----------------------------------------------------------------------*/
|
|
|
|
#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
|
2008-09-10 20:48:04 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
|
2007-10-05 15:11:30 +00:00
|
|
|
#else
|
2008-09-10 20:47:58 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
|
2007-10-05 15:11:30 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FLASH related
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
|
2008-08-12 23:40:42 +00:00
|
|
|
#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
|
|
|
|
#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-09-10 20:48:04 +00:00
|
|
|
#ifdef CONFIG_ENV_IS_IN_FLASH
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* Address and size of Redundant Environment Sector */
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
|
|
|
|
#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
|
2008-09-10 20:48:04 +00:00
|
|
|
#endif /* CONFIG_ENV_IS_IN_FLASH */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2007-11-03 11:08:28 +00:00
|
|
|
/*
|
|
|
|
* IPL (Initial Program Loader, integrated inside CPU)
|
|
|
|
* Will load first 4k from NAND (SPL) into cache and execute it from there.
|
|
|
|
*
|
|
|
|
* SPL (Secondary Program Loader)
|
|
|
|
* Will load special U-Boot version (NUB) from NAND and execute it. This SPL
|
|
|
|
* has to fit into 4kByte. It sets up the CPU and configures the SDRAM
|
|
|
|
* controller and the NAND controller so that the special U-Boot image can be
|
|
|
|
* loaded from NAND to SDRAM.
|
|
|
|
*
|
|
|
|
* NUB (NAND U-Boot)
|
|
|
|
* This NAND U-Boot (NUB) is a special U-Boot version which can be started
|
|
|
|
* from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
|
|
|
|
*
|
2008-06-02 15:13:55 +00:00
|
|
|
* On 405EX the SPL is copied to SDRAM before the NAND controller is
|
|
|
|
* set up. While still running from location 0xfffff000...0xffffffff the
|
|
|
|
* NAND controller cannot be accessed since it is attached to CS0 too.
|
2007-11-03 11:08:28 +00:00
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
|
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
|
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
|
|
|
|
#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
|
2007-11-03 11:08:28 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
|
2007-11-03 11:08:28 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Now the NAND chip has to be defined (no autodetection used!)
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
|
|
|
|
#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
|
|
|
|
#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
|
|
|
|
#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
|
|
|
|
#define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_ECCSIZE 256
|
|
|
|
#define CONFIG_SYS_NAND_ECCBYTES 3
|
|
|
|
#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
|
|
|
|
#define CONFIG_SYS_NAND_OOBSIZE 16
|
|
|
|
#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
|
|
|
|
#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
|
2007-11-03 11:08:28 +00:00
|
|
|
|
2008-09-10 20:47:58 +00:00
|
|
|
#ifdef CONFIG_ENV_IS_IN_NAND
|
2007-11-03 11:08:28 +00:00
|
|
|
/*
|
|
|
|
* For NAND booting the environment is embedded in the U-Boot image. Please take
|
|
|
|
* look at the file board/amcc/sequoia/u-boot-nand.lds for details.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
|
|
|
|
#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
|
2007-11-03 11:08:28 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* NAND FLASH
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
|
|
|
#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
|
|
|
|
#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
|
2007-11-03 11:08:28 +00:00
|
|
|
|
2009-07-18 13:32:10 +00:00
|
|
|
#define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
|
|
|
|
|
2007-10-05 15:11:30 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* DDR SDRAM
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-09-03 19:26:59 +00:00
|
|
|
/*
|
|
|
|
* CONFIG_PPC4xx_DDR_AUTOCALIBRATION
|
|
|
|
*
|
|
|
|
* Note: DDR Autocalibration Method_A scans the full range of possible PPC4xx
|
|
|
|
* SDRAM Controller DDR autocalibration values and takes a lot longer
|
|
|
|
* to run than Method_B.
|
|
|
|
* (See the Method_A and Method_B algorithm discription in the file:
|
|
|
|
* cpu/ppc4xx/4xx_ibm_ddr2_autocalib.c)
|
|
|
|
* Define CONFIG_PPC4xx_DDR_METHOD_A to use DDR autocalibration Method_A
|
|
|
|
*
|
|
|
|
* DDR Autocalibration Method_B is the default.
|
|
|
|
*/
|
|
|
|
#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
|
|
|
|
#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
|
|
|
|
#undef CONFIG_PPC4xx_DDR_METHOD_A
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
|
2008-05-22 21:44:24 +00:00
|
|
|
|
|
|
|
/* DDR1/2 SDRAM Device Control Register Data Values */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
|
2008-05-22 21:44:24 +00:00
|
|
|
SDRAM_RXBAS_SDSZ_256MB | \
|
|
|
|
SDRAM_RXBAS_SDAM_MODE7 | \
|
|
|
|
SDRAM_RXBAS_SDBE_ENABLE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
|
|
|
|
#define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
|
|
|
|
#define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
|
|
|
|
#define CONFIG_SYS_SDRAM0_MCOPT1 (SDRAM_MCOPT1_PMU_OPEN | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_MCOPT1_8_BANKS | \
|
|
|
|
SDRAM_MCOPT1_DDR2_TYPE | \
|
|
|
|
SDRAM_MCOPT1_QDEP | \
|
|
|
|
SDRAM_MCOPT1_DCOO_DISABLED)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
|
|
|
|
#define CONFIG_SYS_SDRAM0_MODT0 (SDRAM_MODT_EB0W_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_MODT_EB0R_ENABLE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
|
|
|
|
#define CONFIG_SYS_SDRAM0_CODT (SDRAM_CODT_RK0R_ON | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_CODT_CKLZ_36OHM | \
|
|
|
|
SDRAM_CODT_DQS_1_8_V_DDR2 | \
|
|
|
|
SDRAM_CODT_IO_NMODE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_RTR SDRAM_RTR_RINT_ENCODE(1560)
|
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR0 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(80) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_NOP))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR1 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(3) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR2 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(2) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR2) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR2_TEMP_COMMERCIAL))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR3 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(2) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR3) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(0))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR4 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(2) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_DQS_DISABLE | \
|
|
|
|
JEDEC_MA_EMR_RTT_75OHM))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR5 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(2) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
|
|
|
|
JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
|
|
|
|
JEDEC_MA_MR_BLEN_4 | \
|
|
|
|
JEDEC_MA_MR_DLL_RESET))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR6 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(3) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(0x0) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR7 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(26) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR8 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(26) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR9 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(26) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR10 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(26) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR11 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(2) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
|
|
|
|
JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
|
|
|
|
JEDEC_MA_MR_BLEN_4))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR12 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(2) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_ENTER | \
|
|
|
|
JEDEC_MA_EMR_RDQS_DISABLE | \
|
|
|
|
JEDEC_MA_EMR_DQS_DISABLE | \
|
|
|
|
JEDEC_MA_EMR_RTT_DISABLED | \
|
|
|
|
JEDEC_MA_EMR_ODS_NORMAL))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR13 (SDRAM_INITPLR_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_INITPLR_IMWT_ENCODE(2) | \
|
|
|
|
SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
|
|
|
|
SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
|
|
|
|
SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_EXIT | \
|
|
|
|
JEDEC_MA_EMR_RDQS_DISABLE | \
|
|
|
|
JEDEC_MA_EMR_DQS_DISABLE | \
|
|
|
|
JEDEC_MA_EMR_RTT_DISABLED | \
|
|
|
|
JEDEC_MA_EMR_ODS_NORMAL))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR14 (SDRAM_INITPLR_DISABLE)
|
|
|
|
#define CONFIG_SYS_SDRAM0_INITPLR15 (SDRAM_INITPLR_DISABLE)
|
|
|
|
#define CONFIG_SYS_SDRAM0_RQDC (SDRAM_RQDC_RQDE_ENABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_RQDC_RQFD_ENCODE(56))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_RFDC SDRAM_RFDC_RFFD_ENCODE(521)
|
|
|
|
#define CONFIG_SYS_SDRAM0_RDCC (SDRAM_RDCC_RDSS_T2)
|
|
|
|
#define CONFIG_SYS_SDRAM0_DLCR (SDRAM_DLCR_DCLM_AUTO | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_DLCR_DLCS_CONT_DONE | \
|
|
|
|
SDRAM_DLCR_DLCV_ENCODE(165))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_CLKTR (SDRAM_CLKTR_CLKP_180_DEG_ADV)
|
|
|
|
#define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
|
|
|
|
#define CONFIG_SYS_SDRAM0_SDTR1 (SDRAM_SDTR1_LDOF_2_CLK | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_SDTR1_RTW_2_CLK | \
|
|
|
|
SDRAM_SDTR1_RTRO_1_CLK)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_SDTR2 (SDRAM_SDTR2_RCD_3_CLK | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_SDTR2_WTR_2_CLK | \
|
|
|
|
SDRAM_SDTR2_XSNR_32_CLK | \
|
|
|
|
SDRAM_SDTR2_WPC_4_CLK | \
|
|
|
|
SDRAM_SDTR2_RPC_2_CLK | \
|
|
|
|
SDRAM_SDTR2_RP_3_CLK | \
|
|
|
|
SDRAM_SDTR2_RRD_2_CLK)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_SDTR3 (SDRAM_SDTR3_RAS_ENCODE(8) | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_SDTR3_RC_ENCODE(11) | \
|
|
|
|
SDRAM_SDTR3_XCS | \
|
|
|
|
SDRAM_SDTR3_RFC_ENCODE(26))
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_MMODE (SDRAM_MMODE_WR_DDR2_3_CYC | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_MMODE_DCL_DDR2_4_0_CLK | \
|
|
|
|
SDRAM_MMODE_BLEN_4)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM0_MEMODE (SDRAM_MEMODE_DQS_DISABLE | \
|
2008-07-09 23:46:35 +00:00
|
|
|
SDRAM_MEMODE_RTT_75OHM)
|
2008-05-22 21:44:24 +00:00
|
|
|
|
2007-10-05 15:11:30 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* I2C
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* Standard DTT sensor configuration */
|
|
|
|
#define CONFIG_DTT_DS1775 1
|
|
|
|
#define CONFIG_DTT_SENSORS { 0 }
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_DTT_ADDR 0x48
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* RTC configuration */
|
|
|
|
#define CONFIG_RTC_DS1338 1
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_RTC_ADDR 0x68
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Ethernet
|
|
|
|
*----------------------------------------------------------------------*/
|
|
|
|
#define CONFIG_M88E1111_PHY 1
|
|
|
|
#define CONFIG_IBM_EMAC4_V4 1
|
2008-07-08 15:35:00 +00:00
|
|
|
#define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
|
2007-10-05 15:11:30 +00:00
|
|
|
#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
|
|
|
|
|
|
|
|
#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
|
|
|
|
#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
|
|
|
|
|
|
|
|
#define CONFIG_HAS_ETH0 1
|
|
|
|
|
|
|
|
#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
|
|
|
|
#define CONFIG_PHY1_ADDR 2
|
|
|
|
|
2008-09-03 19:26:59 +00:00
|
|
|
/* Debug messages for the DDR autocalibration */
|
|
|
|
#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
|
|
|
|
|
2008-06-06 13:55:03 +00:00
|
|
|
/*
|
|
|
|
* Default environment variables
|
|
|
|
*/
|
2007-10-05 15:11:30 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2008-06-06 13:55:03 +00:00
|
|
|
CONFIG_AMCC_DEF_ENV \
|
|
|
|
CONFIG_AMCC_DEF_ENV_POWERPC \
|
|
|
|
CONFIG_AMCC_DEF_ENV_PPC_OLD \
|
|
|
|
CONFIG_AMCC_DEF_ENV_NOR_UPD \
|
|
|
|
CONFIG_AMCC_DEF_ENV_NAND_UPD \
|
2007-10-05 15:11:30 +00:00
|
|
|
"logversion=2\0" \
|
|
|
|
"kernel_addr=fc000000\0" \
|
2008-04-11 05:02:29 +00:00
|
|
|
"fdt_addr=fc1e0000\0" \
|
2007-10-05 15:11:30 +00:00
|
|
|
"ramdisk_addr=fc200000\0" \
|
|
|
|
"pciconfighost=1\0" \
|
2007-10-13 14:43:23 +00:00
|
|
|
"pcie_mode=RP:RP\0" \
|
2007-10-05 15:11:30 +00:00
|
|
|
""
|
|
|
|
|
|
|
|
/*
|
2008-06-06 13:55:03 +00:00
|
|
|
* Commands additional to the ones defined in amcc-common.h
|
2007-10-05 15:11:30 +00:00
|
|
|
*/
|
|
|
|
#define CONFIG_CMD_DATE
|
|
|
|
#define CONFIG_CMD_LOG
|
|
|
|
#define CONFIG_CMD_NAND
|
|
|
|
#define CONFIG_CMD_PCI
|
2007-10-22 14:24:44 +00:00
|
|
|
#define CONFIG_CMD_SNTP
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2009-04-15 12:08:48 +00:00
|
|
|
/*
|
|
|
|
* Don't run the memory POST on the NAND-booting version. It will
|
|
|
|
* overwrite part of the U-Boot image which is already loaded from NAND
|
|
|
|
* to SDRAM.
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_NAND_U_BOOT)
|
|
|
|
#define CONFIG_SYS_POST_MEMORY_ON 0
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
|
|
|
|
#endif
|
|
|
|
|
2007-10-05 15:11:30 +00:00
|
|
|
/* POST support */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
|
|
|
|
CONFIG_SYS_POST_CPU | \
|
|
|
|
CONFIG_SYS_POST_ETHER | \
|
|
|
|
CONFIG_SYS_POST_I2C | \
|
2009-04-15 12:08:48 +00:00
|
|
|
CONFIG_SYS_POST_MEMORY_ON | \
|
2008-10-16 13:01:15 +00:00
|
|
|
CONFIG_SYS_POST_UART)
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* Define here the base-addresses of the UARTs to test in POST */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_POST_UART_TABLE {UART0_BASE, UART1_BASE}
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
#define CONFIG_LOGBUFFER
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* PCI stuff
|
|
|
|
*----------------------------------------------------------------------*/
|
|
|
|
#define CONFIG_PCI /* include pci support */
|
|
|
|
#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
|
|
|
|
#define CONFIG_PCI_CONFIG_HOST_BRIDGE
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* PCIe stuff
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
|
|
|
|
#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
|
|
|
|
#define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
|
|
|
|
#define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
|
|
|
|
#define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
|
|
|
|
#define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
|
|
|
|
#define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* base address of inbound PCIe window */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* External Bus Controller (EBC) Setup
|
|
|
|
*----------------------------------------------------------------------*/
|
2007-11-03 11:08:28 +00:00
|
|
|
#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
|
|
|
|
/* booting from NAND, so NAND chips select has to be on CS 0 */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
|
2007-11-03 11:08:28 +00:00
|
|
|
|
|
|
|
/* Memory Bank 1 (NOR-FLASH) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB1AP 0x05806500
|
|
|
|
#define CONFIG_SYS_EBC_PB1CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
|
2007-11-03 11:08:28 +00:00
|
|
|
|
|
|
|
/* Memory Bank 0 (NAND-FLASH) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB0AP 0x018003c0
|
|
|
|
#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1e000)
|
2007-11-03 11:08:28 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NAND_CS 1 /* NAND chip connected to CSx */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* Memory Bank 0 (NOR-FLASH) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB0AP 0x05806500
|
|
|
|
#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* Memory Bank 1 (NAND-FLASH) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB1AP 0x018003c0
|
|
|
|
#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NAND_ADDR | 0x1e000)
|
2007-11-03 11:08:28 +00:00
|
|
|
#endif
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* Memory Bank 2 (FPGA) initialization */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_PB2AP 0x9400C800
|
|
|
|
#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA_BASE | 0x18000)
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* GPIO Setup
|
|
|
|
*----------------------------------------------------------------------*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
|
2007-11-17 13:52:29 +00:00
|
|
|
{ \
|
|
|
|
/* GPIO Core 0 */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
|
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
|
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
|
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
|
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
|
2007-11-27 10:57:35 +00:00
|
|
|
{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
|
|
|
|
{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
|
|
|
|
{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
|
2007-11-17 13:52:29 +00:00
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
|
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
|
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
|
2007-12-08 13:47:34 +00:00
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
|
|
|
|
{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
|
2007-11-17 13:52:29 +00:00
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
|
2007-11-27 10:57:35 +00:00
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
|
2007-11-17 13:52:29 +00:00
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
|
|
|
|
{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
|
|
|
|
{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
|
|
|
|
{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO28 */ \
|
2007-11-27 10:57:35 +00:00
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
|
|
|
|
{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
|
2007-11-17 13:52:29 +00:00
|
|
|
} \
|
|
|
|
}
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Some Kilauea stuff..., mainly fpga registers
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_REG_BASE CONFIG_SYS_FPGA_BASE
|
|
|
|
#define CONFIG_SYS_FPGA_FIFO_BASE (in32(CONFIG_SYS_FPGA_BASE) | (1 << 10))
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* interrupt */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_SLIC0_R_DPRAM_INT 0x80000000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC0_W_DPRAM_INT 0x40000000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC1_R_DPRAM_INT 0x20000000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC1_W_DPRAM_INT 0x10000000
|
|
|
|
#define CONFIG_SYS_FPGA_PHY0_INT 0x08000000
|
|
|
|
#define CONFIG_SYS_FPGA_PHY1_INT 0x04000000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC0_INT 0x02000000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC1_INT 0x01000000
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* DPRAM setting */
|
|
|
|
/* 00: 32B; 01: 64B; 10: 128B; 11: 256B */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_DPRAM_R_INT_LINE 0x00400000 /* 64 B */
|
|
|
|
#define CONFIG_SYS_FPGA_DPRAM_W_INT_LINE 0x00100000 /* 64 B */
|
|
|
|
#define CONFIG_SYS_FPGA_DPRAM_RW_TYPE 0x00080000
|
|
|
|
#define CONFIG_SYS_FPGA_DPRAM_RST 0x00040000
|
|
|
|
#define CONFIG_SYS_FPGA_UART0_FO 0x00020000
|
|
|
|
#define CONFIG_SYS_FPGA_UART1_FO 0x00010000
|
2007-10-05 15:11:30 +00:00
|
|
|
|
|
|
|
/* loopback */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_CHIPSIDE_LOOPBACK 0x00004000
|
|
|
|
#define CONFIG_SYS_FPGA_LINESIDE_LOOPBACK 0x00008000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC0_ENABLE 0x00002000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC1_ENABLE 0x00001000
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC0_CS 0x00000800
|
|
|
|
#define CONFIG_SYS_FPGA_SLIC1_CS 0x00000400
|
|
|
|
#define CONFIG_SYS_FPGA_USER_LED0 0x00000200
|
|
|
|
#define CONFIG_SYS_FPGA_USER_LED1 0x00000100
|
2007-10-05 15:11:30 +00:00
|
|
|
|
2007-10-21 12:26:29 +00:00
|
|
|
#endif /* __CONFIG_H */
|