2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2012-12-11 13:34:18 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2010-2012
|
|
|
|
* NVIDIA Corporation <www.nvidia.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _TEGRA30_COMMON_H_
|
|
|
|
#define _TEGRA30_COMMON_H_
|
|
|
|
#include "tegra-common.h"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* NS16550 Configuration
|
|
|
|
*/
|
|
|
|
#define V_NS16550_CLK 408000000 /* 408MHz (pllp_out0) */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2022-12-04 15:13:55 +00:00
|
|
|
#define CFG_STACKBASE 0x83800000 /* 56MB */
|
2012-12-11 13:34:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Memory layout for where various images get loaded by boot scripts:
|
|
|
|
*
|
|
|
|
* scriptaddr can be pretty much anywhere that doesn't conflict with something
|
|
|
|
* else. Put it above BOOTMAPSZ to eliminate conflicts.
|
|
|
|
*
|
2014-02-05 16:24:59 +00:00
|
|
|
* pxefile_addr_r can be pretty much anywhere that doesn't conflict with
|
|
|
|
* something else. Put it above BOOTMAPSZ to eliminate conflicts.
|
|
|
|
*
|
2012-12-11 13:34:18 +00:00
|
|
|
* kernel_addr_r must be within the first 128M of RAM in order for the
|
|
|
|
* kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
|
|
|
|
* decompress itself to 0x8000 after the start of RAM, kernel_addr_r
|
|
|
|
* should not overlap that area, or the kernel will have to copy itself
|
|
|
|
* somewhere else before decompression. Similarly, the address of any other
|
|
|
|
* data passed to the kernel shouldn't overlap the start of RAM. Pushing
|
2019-02-12 16:03:14 +00:00
|
|
|
* this up to 32M allows for a sizable kernel to be decompressed below the
|
2012-12-11 13:34:18 +00:00
|
|
|
* compressed load address.
|
|
|
|
*
|
2019-02-12 16:03:14 +00:00
|
|
|
* fdt_addr_r simply shouldn't overlap anything else. Choosing 48M allows for
|
|
|
|
* the compressed kernel to be up to 32M too.
|
2012-12-11 13:34:18 +00:00
|
|
|
*
|
2019-02-12 16:03:14 +00:00
|
|
|
* ramdisk_addr_r simply shouldn't overlap anything else. Choosing 49M allows
|
2012-12-11 13:34:18 +00:00
|
|
|
* for the FDT/DTB to be up to 1M, which is hopefully plenty.
|
|
|
|
*/
|
|
|
|
#define MEM_LAYOUT_ENV_SETTINGS \
|
|
|
|
"scriptaddr=0x90000000\0" \
|
2014-02-05 16:24:59 +00:00
|
|
|
"pxefile_addr_r=0x90100000\0" \
|
2021-08-23 14:25:30 +00:00
|
|
|
"kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
|
2020-04-01 23:28:54 +00:00
|
|
|
"fdtfile=" FDTFILE "\0" \
|
2019-02-12 16:03:14 +00:00
|
|
|
"fdt_addr_r=0x83000000\0" \
|
|
|
|
"ramdisk_addr_r=0x83100000\0"
|
2012-12-11 13:34:18 +00:00
|
|
|
|
|
|
|
/* Defines for SPL */
|
|
|
|
|
|
|
|
#endif /* _TEGRA30_COMMON_H_ */
|