2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2009-06-30 19:03:37 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2007-2008
|
2011-10-31 23:00:39 +00:00
|
|
|
* Stelian Pop <stelian@popies.net>
|
2009-06-30 19:03:37 +00:00
|
|
|
* Lead Tech Design <www.leadtechdesign.com>
|
|
|
|
*
|
2015-11-02 06:59:49 +00:00
|
|
|
* (C) Copyright 2009-2015
|
2009-06-30 19:03:37 +00:00
|
|
|
* Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
|
|
|
|
* esd electronic system design gmbh <www.esd.eu>
|
|
|
|
*
|
|
|
|
* Configuation settings for the esd MEESC board.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
2011-07-19 01:56:06 +00:00
|
|
|
/*
|
|
|
|
* SoC must be defined first, before hardware.h is included.
|
|
|
|
* In this case SoC is defined in boards.cfg.
|
|
|
|
*/
|
|
|
|
#include <asm/hardware.h>
|
|
|
|
|
|
|
|
/*
|
2022-10-21 00:22:39 +00:00
|
|
|
* Warning: changing CONFIG_TEXT_BASE requires
|
2011-07-19 01:56:06 +00:00
|
|
|
* adapting the initial boot program.
|
|
|
|
* Since the linker has to swallow that define, we must use a pure
|
|
|
|
* hex number here!
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* ARM asynchronous clock */
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_AT91_SLOW_CLOCK 32768 /* 32.768 kHz crystal */
|
|
|
|
#define CFG_SYS_AT91_MAIN_CLOCK 16000000/* 16.0 MHz crystal */
|
2009-06-30 19:03:37 +00:00
|
|
|
|
2011-07-19 01:56:06 +00:00
|
|
|
/* Misc CPU related */
|
2009-06-30 19:03:37 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware drivers
|
|
|
|
*/
|
|
|
|
|
2011-07-19 01:56:06 +00:00
|
|
|
/*
|
|
|
|
* SDRAM: 1 bank, min 32, max 128 MB
|
|
|
|
* Initialized before u-boot gets started.
|
|
|
|
*/
|
2015-11-02 06:59:49 +00:00
|
|
|
#define PHYS_SDRAM ATMEL_BASE_CS1 /* 0x20000000 */
|
|
|
|
#define PHYS_SDRAM_SIZE 0x02000000 /* 32 MByte */
|
|
|
|
|
2022-11-16 18:10:37 +00:00
|
|
|
#define CFG_SYS_SDRAM_BASE PHYS_SDRAM
|
|
|
|
#define CFG_SYS_SDRAM_SIZE PHYS_SDRAM_SIZE
|
2011-07-19 01:56:06 +00:00
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_INIT_RAM_ADDR ATMEL_BASE_SRAM0
|
|
|
|
#define CFG_SYS_INIT_RAM_SIZE (16 * 1024)
|
2009-06-30 19:03:37 +00:00
|
|
|
|
|
|
|
/* NAND flash */
|
|
|
|
#ifdef CONFIG_CMD_NAND
|
2022-11-12 22:36:51 +00:00
|
|
|
# define CFG_SYS_NAND_BASE ATMEL_BASE_CS3 /* 0x40000000 */
|
|
|
|
# define CFG_SYS_NAND_MASK_ALE (1 << 21)
|
|
|
|
# define CFG_SYS_NAND_MASK_CLE (1 << 22)
|
|
|
|
# define CFG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
|
|
|
|
# define CFG_SYS_NAND_READY_PIN GPIO_PIN_PA(22)
|
2009-06-30 19:03:37 +00:00
|
|
|
#endif
|
|
|
|
|
2009-09-29 06:03:12 +00:00
|
|
|
/* hw-controller addresses */
|
2022-12-04 15:03:48 +00:00
|
|
|
#define CFG_ET1100_BASE 0x70000000
|
2011-07-19 01:56:06 +00:00
|
|
|
|
2009-06-30 19:03:37 +00:00
|
|
|
#endif
|