2006-10-24 12:42:37 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2005-2006 Atmel Corporation
|
|
|
|
*
|
|
|
|
* Configuration settings for the ATSTK1002 CPU daughterboard
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
#define CONFIG_AVR32 1
|
|
|
|
#define CONFIG_AT32AP 1
|
|
|
|
#define CONFIG_AT32AP7000 1
|
|
|
|
#define CONFIG_ATSTK1002 1
|
|
|
|
#define CONFIG_ATSTK1000 1
|
|
|
|
|
|
|
|
#define CONFIG_ATSTK1000_EXT_FLASH 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Timer clock frequency. We're using the CPU-internal COUNT register
|
|
|
|
* for this, so this is equivalent to the CPU core clock frequency
|
|
|
|
*/
|
|
|
|
#define CFG_HZ 1000
|
|
|
|
|
|
|
|
/*
|
2007-09-12 11:32:37 +00:00
|
|
|
* Set up the PLL to run at 140 MHz, the CPU to run at the PLL
|
|
|
|
* frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
|
|
|
|
* PLL frequency.
|
|
|
|
* (CFG_OSC0_HZ * CFG_PLL0_MUL) / CFG_PLL0_DIV = PLL MHz
|
2006-10-24 12:42:37 +00:00
|
|
|
*/
|
|
|
|
#define CONFIG_PLL 1
|
|
|
|
#define CFG_POWER_MANAGER 1
|
|
|
|
#define CFG_OSC0_HZ 20000000
|
|
|
|
#define CFG_PLL0_DIV 1
|
|
|
|
#define CFG_PLL0_MUL 7
|
|
|
|
#define CFG_PLL0_SUPPRESS_CYCLES 16
|
2007-09-12 11:32:37 +00:00
|
|
|
/*
|
|
|
|
* Set the CPU running at:
|
|
|
|
* PLL / (2^CFG_CLKDIV_CPU) = CPU MHz
|
|
|
|
*/
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CFG_CLKDIV_CPU 0
|
2007-09-12 11:32:37 +00:00
|
|
|
/*
|
|
|
|
* Set the HSB running at:
|
|
|
|
* PLL / (2^CFG_CLKDIV_HSB) = HSB MHz
|
|
|
|
*/
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CFG_CLKDIV_HSB 1
|
2007-09-12 11:32:37 +00:00
|
|
|
/*
|
|
|
|
* Set the PBA running at:
|
|
|
|
* PLL / (2^CFG_CLKDIV_PBA) = PBA MHz
|
|
|
|
*/
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CFG_CLKDIV_PBA 2
|
2007-09-12 11:32:37 +00:00
|
|
|
/*
|
|
|
|
* Set the PBB running at:
|
|
|
|
* PLL / (2^CFG_CLKDIV_PBB) = PBB MHz
|
|
|
|
*/
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CFG_CLKDIV_PBB 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The PLLOPT register controls the PLL like this:
|
|
|
|
* icp = PLLOPT<2>
|
|
|
|
* ivco = PLLOPT<1:0>
|
|
|
|
*
|
|
|
|
* We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
|
|
|
|
*/
|
|
|
|
#define CFG_PLL0_OPT 0x04
|
|
|
|
|
2006-11-19 17:06:53 +00:00
|
|
|
#undef CONFIG_USART0
|
|
|
|
#define CONFIG_USART1 1
|
|
|
|
#undef CONFIG_USART2
|
|
|
|
#undef CONFIG_USART3
|
2006-10-24 12:42:37 +00:00
|
|
|
|
|
|
|
/* User serviceable stuff */
|
2006-12-17 17:56:46 +00:00
|
|
|
#define CONFIG_DOS_PARTITION 1
|
|
|
|
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CONFIG_CMDLINE_TAG 1
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS 1
|
|
|
|
#define CONFIG_INITRD_TAG 1
|
|
|
|
|
|
|
|
#define CONFIG_STACKSIZE (2048)
|
|
|
|
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
|
|
|
#define CONFIG_BOOTARGS \
|
2007-09-18 06:47:20 +00:00
|
|
|
"console=ttyS0 root=/dev/mmcblk0p1 fbmem=600k rootwait=1"
|
2007-03-21 18:47:36 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND \
|
|
|
|
"fsload; bootm $(fileaddr)"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Only interrupt autoboot if <space> is pressed. Otherwise, garbage
|
|
|
|
* data on the serial line may interrupt the boot sequence.
|
|
|
|
*/
|
2007-08-30 13:03:05 +00:00
|
|
|
#define CONFIG_BOOTDELAY 1
|
2007-03-21 18:47:36 +00:00
|
|
|
#define CONFIG_AUTOBOOT 1
|
|
|
|
#define CONFIG_AUTOBOOT_KEYED 1
|
|
|
|
#define CONFIG_AUTOBOOT_PROMPT \
|
2007-04-18 14:53:52 +00:00
|
|
|
"Press SPACE to abort autoboot in %d seconds\n"
|
2007-03-21 18:47:36 +00:00
|
|
|
#define CONFIG_AUTOBOOT_DELAY_STR "d"
|
|
|
|
#define CONFIG_AUTOBOOT_STOP_STR " "
|
2006-10-24 12:42:37 +00:00
|
|
|
|
2006-12-17 16:14:30 +00:00
|
|
|
/*
|
|
|
|
* These are "locally administered ethernet addresses" generated by
|
|
|
|
* ./tools/gen_eth_addr
|
|
|
|
*
|
|
|
|
* After booting the board for the first time, new addresses should be
|
|
|
|
* generated and assigned to the environment variables "ethaddr" and
|
|
|
|
* "eth1addr".
|
|
|
|
*/
|
2007-08-30 13:03:04 +00:00
|
|
|
#define CONFIG_ETHADDR 6a:87:71:14:cd:cb
|
|
|
|
#define CONFIG_ETH1ADDR ca:f8:15:e6:3e:e6
|
2006-12-17 16:14:30 +00:00
|
|
|
#define CONFIG_OVERWRITE_ETHADDR_ONCE 1
|
|
|
|
#define CONFIG_NET_MULTI 1
|
|
|
|
|
2007-07-10 02:48:26 +00:00
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_SUBNETMASK
|
|
|
|
#define CONFIG_BOOTP_GATEWAY
|
|
|
|
|
2006-10-24 12:42:37 +00:00
|
|
|
|
2007-07-05 03:31:42 +00:00
|
|
|
/*
|
|
|
|
* Command line configuration.
|
|
|
|
*/
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
#define CONFIG_CMD_ASKENV
|
|
|
|
#define CONFIG_CMD_DHCP
|
|
|
|
#define CONFIG_CMD_EXT2
|
|
|
|
#define CONFIG_CMD_FAT
|
|
|
|
#define CONFIG_CMD_JFFS2
|
|
|
|
#define CONFIG_CMD_MMC
|
|
|
|
#define CONFIG_CMD_REGINFO
|
|
|
|
|
|
|
|
#undef CONFIG_CMD_AUTOSCRIPT
|
|
|
|
#undef CONFIG_CMD_SETGETDCR
|
|
|
|
#undef CONFIG_CMD_XIMG
|
|
|
|
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CONFIG_ATMEL_USART 1
|
2006-12-17 16:14:30 +00:00
|
|
|
#define CONFIG_MACB 1
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CONFIG_PIO2 1
|
|
|
|
#define CFG_NR_PIOS 5
|
|
|
|
#define CFG_HSDRAMC 1
|
2006-12-17 17:56:46 +00:00
|
|
|
#define CONFIG_MMC 1
|
2006-10-24 12:42:37 +00:00
|
|
|
|
|
|
|
#define CFG_DCACHE_LINESZ 32
|
|
|
|
#define CFG_ICACHE_LINESZ 32
|
|
|
|
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 1
|
|
|
|
|
|
|
|
/* External flash on STK1000 */
|
|
|
|
#if 0
|
|
|
|
#define CFG_FLASH_CFI 1
|
|
|
|
#define CFG_FLASH_CFI_DRIVER 1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CFG_FLASH_BASE 0x00000000
|
|
|
|
#define CFG_FLASH_SIZE 0x800000
|
|
|
|
#define CFG_MAX_FLASH_BANKS 1
|
|
|
|
#define CFG_MAX_FLASH_SECT 135
|
|
|
|
|
|
|
|
#define CFG_MONITOR_BASE CFG_FLASH_BASE
|
|
|
|
|
|
|
|
#define CFG_INTRAM_BASE 0x24000000
|
|
|
|
#define CFG_INTRAM_SIZE 0x8000
|
|
|
|
|
|
|
|
#define CFG_SDRAM_BASE 0x10000000
|
|
|
|
|
|
|
|
#define CFG_ENV_IS_IN_FLASH 1
|
|
|
|
#define CFG_ENV_SIZE 65536
|
|
|
|
#define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
|
|
|
|
|
|
|
|
#define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
|
|
|
|
|
|
|
|
#define CFG_MALLOC_LEN (256*1024)
|
|
|
|
#define CFG_DMA_ALLOC_LEN (16384)
|
2006-11-20 14:53:10 +00:00
|
|
|
|
2006-10-24 12:42:37 +00:00
|
|
|
/* Allow 2MB for the kernel run-time image */
|
|
|
|
#define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x00200000)
|
|
|
|
#define CFG_BOOTPARAMS_LEN (16 * 1024)
|
|
|
|
|
|
|
|
/* Other configuration settings that shouldn't have to change all that often */
|
|
|
|
#define CFG_PROMPT "Uboot> "
|
|
|
|
#define CFG_CBSIZE 256
|
|
|
|
#define CFG_MAXARGS 8
|
|
|
|
#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
|
|
|
|
#define CFG_LONGHELP 1
|
|
|
|
|
2007-10-02 17:09:01 +00:00
|
|
|
#define CFG_MEMTEST_START CFG_SDRAM_BASE
|
|
|
|
#define CFG_MEMTEST_END (CFG_MEMTEST_START + 0x700000)
|
2006-10-24 12:42:37 +00:00
|
|
|
#define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|