2008-05-16 09:10:33 +00:00
|
|
|
/*
|
|
|
|
* SPI flash interface
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 Atmel Corporation
|
2010-10-05 14:56:39 +00:00
|
|
|
* Copyright (C) 2010 Reinhard Meyer, EMK Elektronik
|
|
|
|
*
|
2009-10-09 21:12:44 +00:00
|
|
|
* Licensed under the GPL-2 or later.
|
2008-05-16 09:10:33 +00:00
|
|
|
*/
|
2009-03-24 03:03:58 +00:00
|
|
|
|
2008-05-16 09:10:33 +00:00
|
|
|
#include <common.h>
|
2013-03-11 06:08:08 +00:00
|
|
|
#include <fdtdec.h>
|
2008-05-16 09:10:33 +00:00
|
|
|
#include <malloc.h>
|
|
|
|
#include <spi.h>
|
|
|
|
#include <spi_flash.h>
|
2011-04-15 14:25:25 +00:00
|
|
|
#include <watchdog.h>
|
2008-05-16 09:10:33 +00:00
|
|
|
|
|
|
|
#include "spi_flash_internal.h"
|
|
|
|
|
2013-03-11 06:08:08 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2011-01-10 07:20:13 +00:00
|
|
|
static void spi_flash_addr(u32 addr, u8 *cmd)
|
|
|
|
{
|
|
|
|
/* cmd[0] is actual command */
|
|
|
|
cmd[1] = addr >> 16;
|
|
|
|
cmd[2] = addr >> 8;
|
|
|
|
cmd[3] = addr >> 0;
|
|
|
|
}
|
|
|
|
|
2011-01-10 07:20:11 +00:00
|
|
|
static int spi_flash_read_write(struct spi_slave *spi,
|
|
|
|
const u8 *cmd, size_t cmd_len,
|
|
|
|
const u8 *data_out, u8 *data_in,
|
|
|
|
size_t data_len)
|
2008-05-16 09:10:33 +00:00
|
|
|
{
|
|
|
|
unsigned long flags = SPI_XFER_BEGIN;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (data_len == 0)
|
|
|
|
flags |= SPI_XFER_END;
|
|
|
|
|
|
|
|
ret = spi_xfer(spi, cmd_len * 8, cmd, NULL, flags);
|
|
|
|
if (ret) {
|
2011-01-10 07:20:11 +00:00
|
|
|
debug("SF: Failed to send command (%zu bytes): %d\n",
|
2008-05-16 09:10:33 +00:00
|
|
|
cmd_len, ret);
|
|
|
|
} else if (data_len != 0) {
|
2011-01-10 07:20:11 +00:00
|
|
|
ret = spi_xfer(spi, data_len * 8, data_out, data_in, SPI_XFER_END);
|
2008-05-16 09:10:33 +00:00
|
|
|
if (ret)
|
2011-01-10 07:20:11 +00:00
|
|
|
debug("SF: Failed to transfer %zu bytes of data: %d\n",
|
2008-05-16 09:10:33 +00:00
|
|
|
data_len, ret);
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-01-10 07:20:11 +00:00
|
|
|
int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len)
|
2008-05-16 09:10:33 +00:00
|
|
|
{
|
2011-01-10 07:20:11 +00:00
|
|
|
return spi_flash_cmd_read(spi, &cmd, 1, response, len);
|
|
|
|
}
|
2008-05-16 09:10:33 +00:00
|
|
|
|
2011-01-10 07:20:11 +00:00
|
|
|
int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
|
|
|
|
size_t cmd_len, void *data, size_t data_len)
|
|
|
|
{
|
|
|
|
return spi_flash_read_write(spi, cmd, cmd_len, NULL, data, data_len);
|
2008-05-16 09:10:33 +00:00
|
|
|
}
|
|
|
|
|
2011-01-10 07:20:11 +00:00
|
|
|
int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
|
|
|
|
const void *data, size_t data_len)
|
|
|
|
{
|
|
|
|
return spi_flash_read_write(spi, cmd, cmd_len, data, NULL, data_len);
|
|
|
|
}
|
2008-05-16 09:10:33 +00:00
|
|
|
|
2013-06-21 13:49:00 +00:00
|
|
|
int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
|
|
|
|
size_t cmd_len, const void *buf, size_t buf_len)
|
2011-04-25 06:58:29 +00:00
|
|
|
{
|
2013-06-21 13:49:00 +00:00
|
|
|
struct spi_slave *spi = flash->spi;
|
|
|
|
unsigned long timeout = SPI_FLASH_PROG_TIMEOUT;
|
2011-04-25 06:58:29 +00:00
|
|
|
int ret;
|
|
|
|
|
2013-06-21 13:49:00 +00:00
|
|
|
if (buf == NULL)
|
|
|
|
timeout = SPI_FLASH_PAGE_ERASE_TIMEOUT;
|
2011-04-25 06:58:29 +00:00
|
|
|
|
|
|
|
ret = spi_claim_bus(flash->spi);
|
|
|
|
if (ret) {
|
|
|
|
debug("SF: unable to claim SPI bus\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2013-06-21 13:49:00 +00:00
|
|
|
ret = spi_flash_cmd_write_enable(flash);
|
|
|
|
if (ret < 0) {
|
|
|
|
debug("SF: enabling write failed\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = spi_flash_cmd_write(spi, cmd, cmd_len, buf, buf_len);
|
|
|
|
if (ret < 0) {
|
|
|
|
debug("SF: write cmd failed\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = spi_flash_cmd_wait_ready(flash, timeout);
|
|
|
|
if (ret < 0) {
|
|
|
|
debug("SF: write %s timed out\n",
|
|
|
|
timeout == SPI_FLASH_PROG_TIMEOUT ?
|
|
|
|
"program" : "page erase");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
spi_release_bus(spi);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
int spi_flash_cmd_write_multi(struct spi_flash *flash, u32 offset,
|
|
|
|
size_t len, const void *buf)
|
|
|
|
{
|
|
|
|
unsigned long byte_addr, page_size;
|
|
|
|
size_t chunk_len, actual;
|
|
|
|
u8 cmd[4];
|
|
|
|
int ret = -1;
|
|
|
|
|
|
|
|
page_size = flash->page_size;
|
|
|
|
|
2011-04-25 06:58:29 +00:00
|
|
|
cmd[0] = CMD_PAGE_PROGRAM;
|
|
|
|
for (actual = 0; actual < len; actual += chunk_len) {
|
2013-06-19 10:03:58 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_BAR
|
|
|
|
u8 bank_sel;
|
|
|
|
|
2013-05-30 14:54:14 +00:00
|
|
|
bank_sel = offset / SPI_FLASH_16MB_BOUN;
|
|
|
|
|
|
|
|
ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
|
|
|
|
if (ret) {
|
|
|
|
debug("SF: fail to set bank%d\n", bank_sel);
|
|
|
|
return ret;
|
|
|
|
}
|
2013-06-19 10:03:58 +00:00
|
|
|
#endif
|
2013-05-30 14:54:14 +00:00
|
|
|
byte_addr = offset % page_size;
|
2011-04-25 06:58:29 +00:00
|
|
|
chunk_len = min(len - actual, page_size - byte_addr);
|
|
|
|
|
2013-03-11 06:08:06 +00:00
|
|
|
if (flash->spi->max_write_size)
|
|
|
|
chunk_len = min(chunk_len, flash->spi->max_write_size);
|
|
|
|
|
2013-06-11 16:06:20 +00:00
|
|
|
spi_flash_addr(offset, cmd);
|
2011-04-25 06:58:29 +00:00
|
|
|
|
|
|
|
debug("PP: 0x%p => cmd = { 0x%02x 0x%02x%02x%02x } chunk_len = %zu\n",
|
|
|
|
buf + actual, cmd[0], cmd[1], cmd[2], cmd[3], chunk_len);
|
|
|
|
|
2013-06-21 13:49:00 +00:00
|
|
|
ret = spi_flash_write_common(flash, cmd, sizeof(cmd),
|
|
|
|
buf + actual, chunk_len);
|
2011-04-25 06:58:29 +00:00
|
|
|
if (ret < 0) {
|
|
|
|
debug("SF: write failed\n");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2013-05-30 14:54:14 +00:00
|
|
|
offset += chunk_len;
|
2011-04-25 06:58:29 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2008-05-16 09:10:33 +00:00
|
|
|
int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
|
|
|
|
size_t cmd_len, void *data, size_t data_len)
|
|
|
|
{
|
|
|
|
struct spi_slave *spi = flash->spi;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spi_claim_bus(spi);
|
|
|
|
ret = spi_flash_cmd_read(spi, cmd, cmd_len, data, data_len);
|
|
|
|
spi_release_bus(spi);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-01-10 07:20:14 +00:00
|
|
|
int spi_flash_cmd_read_fast(struct spi_flash *flash, u32 offset,
|
|
|
|
size_t len, void *data)
|
|
|
|
{
|
2013-06-19 10:03:58 +00:00
|
|
|
u8 cmd[5], bank_sel = 0;
|
sf: Update sf read to support all sizes of flashes
This patch updated the spi_flash read func to support all
sizes of flashes using bank reg addr facility.
The same support has been added in below patch for erase/write
spi_flash functions:
"sf: Support all sizes of flashes using bank addr reg facility"
(sha1: c956f600cbb0943d0afe1004cdb503f4fcd8f415)
With these new updates on sf framework, the flashes which has < 16MB
are not effected as per as performance is concern and but the
u-boot.bin size incrased ~460 bytes.
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 199.72s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 351.739s, speed 48913 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 65.659s, speed 262144 B/s
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 198.953s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 350.90s, speed 49200 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 66.521s, speed 262144 B/s
Signed-off-by: Jagannadha Sutradharudu Teki <jaganna@xilinx.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
2013-05-31 10:30:36 +00:00
|
|
|
u32 remain_len, read_len;
|
|
|
|
int ret = -1;
|
2011-01-10 07:20:14 +00:00
|
|
|
|
2013-03-11 06:08:08 +00:00
|
|
|
/* Handle memory-mapped SPI */
|
2013-05-27 10:14:14 +00:00
|
|
|
if (flash->memory_map) {
|
2013-03-11 06:08:08 +00:00
|
|
|
memcpy(data, flash->memory_map + offset, len);
|
2013-05-27 10:14:14 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2013-03-11 06:08:08 +00:00
|
|
|
|
2011-01-10 07:20:14 +00:00
|
|
|
cmd[0] = CMD_READ_ARRAY_FAST;
|
|
|
|
cmd[4] = 0x00;
|
|
|
|
|
sf: Update sf read to support all sizes of flashes
This patch updated the spi_flash read func to support all
sizes of flashes using bank reg addr facility.
The same support has been added in below patch for erase/write
spi_flash functions:
"sf: Support all sizes of flashes using bank addr reg facility"
(sha1: c956f600cbb0943d0afe1004cdb503f4fcd8f415)
With these new updates on sf framework, the flashes which has < 16MB
are not effected as per as performance is concern and but the
u-boot.bin size incrased ~460 bytes.
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 199.72s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 351.739s, speed 48913 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 65.659s, speed 262144 B/s
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 198.953s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 350.90s, speed 49200 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 66.521s, speed 262144 B/s
Signed-off-by: Jagannadha Sutradharudu Teki <jaganna@xilinx.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
2013-05-31 10:30:36 +00:00
|
|
|
while (len) {
|
2013-06-19 10:03:58 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_BAR
|
sf: Update sf read to support all sizes of flashes
This patch updated the spi_flash read func to support all
sizes of flashes using bank reg addr facility.
The same support has been added in below patch for erase/write
spi_flash functions:
"sf: Support all sizes of flashes using bank addr reg facility"
(sha1: c956f600cbb0943d0afe1004cdb503f4fcd8f415)
With these new updates on sf framework, the flashes which has < 16MB
are not effected as per as performance is concern and but the
u-boot.bin size incrased ~460 bytes.
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 199.72s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 351.739s, speed 48913 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 65.659s, speed 262144 B/s
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 198.953s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 350.90s, speed 49200 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 66.521s, speed 262144 B/s
Signed-off-by: Jagannadha Sutradharudu Teki <jaganna@xilinx.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
2013-05-31 10:30:36 +00:00
|
|
|
bank_sel = offset / SPI_FLASH_16MB_BOUN;
|
|
|
|
|
|
|
|
ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
|
|
|
|
if (ret) {
|
|
|
|
debug("SF: fail to set bank%d\n", bank_sel);
|
|
|
|
return ret;
|
|
|
|
}
|
2013-06-19 10:03:58 +00:00
|
|
|
#endif
|
sf: Update sf read to support all sizes of flashes
This patch updated the spi_flash read func to support all
sizes of flashes using bank reg addr facility.
The same support has been added in below patch for erase/write
spi_flash functions:
"sf: Support all sizes of flashes using bank addr reg facility"
(sha1: c956f600cbb0943d0afe1004cdb503f4fcd8f415)
With these new updates on sf framework, the flashes which has < 16MB
are not effected as per as performance is concern and but the
u-boot.bin size incrased ~460 bytes.
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 199.72s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 351.739s, speed 48913 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 65.659s, speed 262144 B/s
sf update(for first 16MBytes), Changes before:
U-Boot> sf update 0x1000000 0x0 0x1000000
- N25Q256
16777216 bytes written, 0 bytes skipped in 198.953s, speed 86480 B/s
- W25Q128BV
16777216 bytes written, 0 bytes skipped in 350.90s, speed 49200 B/s
- S25FL256S_64K
16777216 bytes written, 0 bytes skipped in 66.521s, speed 262144 B/s
Signed-off-by: Jagannadha Sutradharudu Teki <jaganna@xilinx.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
2013-05-31 10:30:36 +00:00
|
|
|
remain_len = (SPI_FLASH_16MB_BOUN * (bank_sel + 1) - offset);
|
|
|
|
if (len < remain_len)
|
|
|
|
read_len = len;
|
|
|
|
else
|
|
|
|
read_len = remain_len;
|
|
|
|
|
|
|
|
spi_flash_addr(offset, cmd);
|
|
|
|
|
|
|
|
ret = spi_flash_read_common(flash, cmd, sizeof(cmd),
|
|
|
|
data, read_len);
|
|
|
|
if (ret < 0) {
|
|
|
|
debug("SF: read failed\n");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
offset += read_len;
|
|
|
|
len -= read_len;
|
|
|
|
data += read_len;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
2011-01-10 07:20:14 +00:00
|
|
|
}
|
|
|
|
|
2013-05-26 18:07:11 +00:00
|
|
|
int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout)
|
2011-01-10 07:20:12 +00:00
|
|
|
{
|
|
|
|
struct spi_slave *spi = flash->spi;
|
|
|
|
unsigned long timebase;
|
|
|
|
int ret;
|
|
|
|
u8 status;
|
2013-06-21 10:26:30 +00:00
|
|
|
u8 check_status = 0x0;
|
2013-05-26 18:07:11 +00:00
|
|
|
u8 poll_bit = STATUS_WIP;
|
2013-06-21 10:26:30 +00:00
|
|
|
u8 cmd = flash->poll_cmd;
|
|
|
|
|
|
|
|
if (cmd == CMD_FLAG_STATUS) {
|
|
|
|
poll_bit = STATUS_PEC;
|
|
|
|
check_status = poll_bit;
|
|
|
|
}
|
2011-01-10 07:20:12 +00:00
|
|
|
|
|
|
|
ret = spi_xfer(spi, 8, &cmd, NULL, SPI_XFER_BEGIN);
|
|
|
|
if (ret) {
|
2013-06-21 10:26:30 +00:00
|
|
|
debug("SF: fail to read %s status register\n",
|
|
|
|
cmd == CMD_READ_STATUS ? "read" : "flag");
|
2011-01-10 07:20:12 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
timebase = get_timer(0);
|
|
|
|
do {
|
2011-04-15 14:25:25 +00:00
|
|
|
WATCHDOG_RESET();
|
|
|
|
|
2011-01-10 07:20:12 +00:00
|
|
|
ret = spi_xfer(spi, 8, NULL, &status, 0);
|
|
|
|
if (ret)
|
|
|
|
return -1;
|
|
|
|
|
2013-06-21 10:26:30 +00:00
|
|
|
if ((status & poll_bit) == check_status)
|
2011-01-10 07:20:12 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
} while (get_timer(timebase) < timeout);
|
|
|
|
|
|
|
|
spi_xfer(spi, 0, NULL, NULL, SPI_XFER_END);
|
|
|
|
|
2013-06-21 10:26:30 +00:00
|
|
|
if ((status & poll_bit) == check_status)
|
2011-01-10 07:20:12 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* Timed out */
|
|
|
|
debug("SF: time out!\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2012-03-05 03:35:50 +00:00
|
|
|
int spi_flash_cmd_erase(struct spi_flash *flash, u32 offset, size_t len)
|
2011-01-10 07:20:13 +00:00
|
|
|
{
|
2013-05-30 14:54:14 +00:00
|
|
|
u32 erase_size;
|
2013-06-19 10:03:58 +00:00
|
|
|
u8 cmd[4];
|
2013-06-21 13:49:00 +00:00
|
|
|
int ret = -1;
|
2011-01-10 07:20:13 +00:00
|
|
|
|
2011-02-16 21:37:22 +00:00
|
|
|
erase_size = flash->sector_size;
|
2011-01-10 07:20:13 +00:00
|
|
|
if (offset % erase_size || len % erase_size) {
|
|
|
|
debug("SF: Erase offset/length not multiple of erase size\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2012-03-05 03:35:50 +00:00
|
|
|
if (erase_size == 4096)
|
|
|
|
cmd[0] = CMD_ERASE_4K;
|
|
|
|
else
|
|
|
|
cmd[0] = CMD_ERASE_64K;
|
2011-01-10 07:20:13 +00:00
|
|
|
|
2013-05-30 14:54:14 +00:00
|
|
|
while (len) {
|
2013-06-19 10:03:58 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_BAR
|
|
|
|
u8 bank_sel;
|
|
|
|
|
2013-05-30 14:54:14 +00:00
|
|
|
bank_sel = offset / SPI_FLASH_16MB_BOUN;
|
|
|
|
|
|
|
|
ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
|
|
|
|
if (ret) {
|
|
|
|
debug("SF: fail to set bank%d\n", bank_sel);
|
|
|
|
return ret;
|
|
|
|
}
|
2013-06-19 10:03:58 +00:00
|
|
|
#endif
|
2011-01-10 07:20:13 +00:00
|
|
|
spi_flash_addr(offset, cmd);
|
|
|
|
|
|
|
|
debug("SF: erase %2x %2x %2x %2x (%x)\n", cmd[0], cmd[1],
|
|
|
|
cmd[2], cmd[3], offset);
|
|
|
|
|
2013-06-21 13:49:00 +00:00
|
|
|
ret = spi_flash_write_common(flash, cmd, sizeof(cmd), NULL, 0);
|
|
|
|
if (ret < 0) {
|
|
|
|
debug("SF: erase failed\n");
|
|
|
|
break;
|
|
|
|
}
|
2013-05-30 14:54:14 +00:00
|
|
|
|
|
|
|
offset += erase_size;
|
|
|
|
len -= erase_size;
|
2011-01-10 07:20:13 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-03-05 04:18:17 +00:00
|
|
|
int spi_flash_cmd_write_status(struct spi_flash *flash, u8 sr)
|
|
|
|
{
|
|
|
|
u8 cmd;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
cmd = CMD_WRITE_STATUS;
|
2013-06-21 13:49:00 +00:00
|
|
|
ret = spi_flash_write_common(flash, &cmd, 1, &sr, 1);
|
2012-03-05 04:18:17 +00:00
|
|
|
if (ret < 0) {
|
2013-06-21 13:49:00 +00:00
|
|
|
debug("SF: fail to write status register\n");
|
2012-03-05 04:18:17 +00:00
|
|
|
return ret;
|
2013-06-13 15:07:19 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-06-19 10:03:58 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_BAR
|
2013-06-13 15:07:19 +00:00
|
|
|
int spi_flash_cmd_bankaddr_write(struct spi_flash *flash, u8 bank_sel)
|
|
|
|
{
|
|
|
|
u8 cmd;
|
|
|
|
int ret;
|
|
|
|
|
2013-06-19 10:07:09 +00:00
|
|
|
if (flash->bank_curr == bank_sel) {
|
|
|
|
debug("SF: not require to enable bank%d\n", bank_sel);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
cmd = flash->bank_write_cmd;
|
2013-06-21 13:49:00 +00:00
|
|
|
ret = spi_flash_write_common(flash, &cmd, 1, &bank_sel, 1);
|
2013-06-13 15:07:19 +00:00
|
|
|
if (ret < 0) {
|
2013-06-21 13:49:00 +00:00
|
|
|
debug("SF: fail to write bank register\n");
|
2013-06-13 15:07:19 +00:00
|
|
|
return ret;
|
|
|
|
}
|
2013-06-19 10:07:09 +00:00
|
|
|
flash->bank_curr = bank_sel;
|
2013-06-13 15:07:19 +00:00
|
|
|
|
2012-03-05 04:18:17 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-06-19 10:01:23 +00:00
|
|
|
int spi_flash_bank_config(struct spi_flash *flash, u8 idcode0)
|
|
|
|
{
|
2013-06-19 10:07:09 +00:00
|
|
|
u8 cmd;
|
|
|
|
u8 curr_bank = 0;
|
|
|
|
|
2013-06-19 10:01:23 +00:00
|
|
|
/* discover bank cmds */
|
|
|
|
switch (idcode0) {
|
|
|
|
case SPI_FLASH_SPANSION_IDCODE0:
|
|
|
|
flash->bank_read_cmd = CMD_BANKADDR_BRRD;
|
|
|
|
flash->bank_write_cmd = CMD_BANKADDR_BRWR;
|
|
|
|
break;
|
|
|
|
case SPI_FLASH_STMICRO_IDCODE0:
|
|
|
|
case SPI_FLASH_WINBOND_IDCODE0:
|
|
|
|
flash->bank_read_cmd = CMD_EXTNADDR_RDEAR;
|
|
|
|
flash->bank_write_cmd = CMD_EXTNADDR_WREAR;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("SF: Unsupported bank commands %02x\n", idcode0);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2013-06-19 10:07:09 +00:00
|
|
|
/* read the bank reg - on which bank the flash is in currently */
|
|
|
|
cmd = flash->bank_read_cmd;
|
|
|
|
if (flash->size > SPI_FLASH_16MB_BOUN) {
|
|
|
|
if (spi_flash_read_common(flash, &cmd, 1, &curr_bank, 1)) {
|
|
|
|
debug("SF: fail to read bank addr register\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
flash->bank_curr = curr_bank;
|
|
|
|
} else {
|
|
|
|
flash->bank_curr = curr_bank;
|
|
|
|
}
|
|
|
|
|
2013-06-19 10:01:23 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2013-06-19 10:03:58 +00:00
|
|
|
#endif
|
2013-06-19 10:01:23 +00:00
|
|
|
|
2013-03-11 06:08:08 +00:00
|
|
|
#ifdef CONFIG_OF_CONTROL
|
|
|
|
int spi_flash_decode_fdt(const void *blob, struct spi_flash *flash)
|
|
|
|
{
|
|
|
|
fdt_addr_t addr;
|
|
|
|
fdt_size_t size;
|
|
|
|
int node;
|
|
|
|
|
|
|
|
/* If there is no node, do nothing */
|
|
|
|
node = fdtdec_next_compatible(blob, 0, COMPAT_GENERIC_SPI_FLASH);
|
|
|
|
if (node < 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
addr = fdtdec_get_addr_size(blob, node, "memory-map", &size);
|
|
|
|
if (addr == FDT_ADDR_T_NONE) {
|
|
|
|
debug("%s: Cannot decode address\n", __func__);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (flash->size != size) {
|
|
|
|
debug("%s: Memory map must cover entire device\n", __func__);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
flash->memory_map = (void *)addr;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_OF_CONTROL */
|
|
|
|
|
2010-10-05 14:56:39 +00:00
|
|
|
/*
|
|
|
|
* The following table holds all device probe functions
|
|
|
|
*
|
|
|
|
* shift: number of continuation bytes before the ID
|
|
|
|
* idcode: the expected IDCODE or 0xff for non JEDEC devices
|
|
|
|
* probe: the function to call
|
|
|
|
*
|
|
|
|
* Non JEDEC devices should be ordered in the table such that
|
|
|
|
* the probe functions with best detection algorithms come first.
|
|
|
|
*
|
|
|
|
* Several matching entries are permitted, they will be tried
|
|
|
|
* in sequence until a probe function returns non NULL.
|
|
|
|
*
|
|
|
|
* IDCODE_CONT_LEN may be redefined if a device needs to declare a
|
|
|
|
* larger "shift" value. IDCODE_PART_LEN generally shouldn't be
|
|
|
|
* changed. This is the max number of bytes probe functions may
|
|
|
|
* examine when looking up part-specific identification info.
|
|
|
|
*
|
|
|
|
* Probe functions will be given the idcode buffer starting at their
|
|
|
|
* manu id byte (the "idcode" in the table below). In other words,
|
|
|
|
* all of the continuation bytes will be skipped (the "shift" below).
|
|
|
|
*/
|
|
|
|
#define IDCODE_CONT_LEN 0
|
|
|
|
#define IDCODE_PART_LEN 5
|
|
|
|
static const struct {
|
|
|
|
const u8 shift;
|
|
|
|
const u8 idcode;
|
|
|
|
struct spi_flash *(*probe) (struct spi_slave *spi, u8 *idcode);
|
|
|
|
} flashes[] = {
|
|
|
|
/* Keep it sorted by define name */
|
|
|
|
#ifdef CONFIG_SPI_FLASH_ATMEL
|
|
|
|
{ 0, 0x1f, spi_flash_probe_atmel, },
|
|
|
|
#endif
|
2010-11-30 08:33:25 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_EON
|
|
|
|
{ 0, 0x1c, spi_flash_probe_eon, },
|
|
|
|
#endif
|
2010-10-05 14:56:39 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_MACRONIX
|
|
|
|
{ 0, 0xc2, spi_flash_probe_macronix, },
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SPI_FLASH_SPANSION
|
|
|
|
{ 0, 0x01, spi_flash_probe_spansion, },
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SPI_FLASH_SST
|
|
|
|
{ 0, 0xbf, spi_flash_probe_sst, },
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SPI_FLASH_STMICRO
|
|
|
|
{ 0, 0x20, spi_flash_probe_stmicro, },
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SPI_FLASH_WINBOND
|
|
|
|
{ 0, 0xef, spi_flash_probe_winbond, },
|
2010-10-05 14:56:40 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SPI_FRAM_RAMTRON
|
|
|
|
{ 6, 0xc2, spi_fram_probe_ramtron, },
|
|
|
|
# undef IDCODE_CONT_LEN
|
|
|
|
# define IDCODE_CONT_LEN 6
|
2010-10-05 14:56:39 +00:00
|
|
|
#endif
|
|
|
|
/* Keep it sorted by best detection */
|
|
|
|
#ifdef CONFIG_SPI_FLASH_STMICRO
|
|
|
|
{ 0, 0xff, spi_flash_probe_stmicro, },
|
|
|
|
#endif
|
2010-10-05 14:56:40 +00:00
|
|
|
#ifdef CONFIG_SPI_FRAM_RAMTRON_NON_JEDEC
|
|
|
|
{ 0, 0xff, spi_fram_probe_ramtron, },
|
|
|
|
#endif
|
2010-10-05 14:56:39 +00:00
|
|
|
};
|
|
|
|
#define IDCODE_LEN (IDCODE_CONT_LEN + IDCODE_PART_LEN)
|
|
|
|
|
2008-05-16 09:10:33 +00:00
|
|
|
struct spi_flash *spi_flash_probe(unsigned int bus, unsigned int cs,
|
|
|
|
unsigned int max_hz, unsigned int spi_mode)
|
|
|
|
{
|
|
|
|
struct spi_slave *spi;
|
2010-10-05 14:56:39 +00:00
|
|
|
struct spi_flash *flash = NULL;
|
|
|
|
int ret, i, shift;
|
|
|
|
u8 idcode[IDCODE_LEN], *idp;
|
2008-05-16 09:10:33 +00:00
|
|
|
|
|
|
|
spi = spi_setup_slave(bus, cs, max_hz, spi_mode);
|
|
|
|
if (!spi) {
|
2010-04-29 04:35:12 +00:00
|
|
|
printf("SF: Failed to set up slave\n");
|
2008-05-16 09:10:33 +00:00
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = spi_claim_bus(spi);
|
|
|
|
if (ret) {
|
|
|
|
debug("SF: Failed to claim SPI bus: %d\n", ret);
|
|
|
|
goto err_claim_bus;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Read the ID codes */
|
2010-10-05 14:56:39 +00:00
|
|
|
ret = spi_flash_cmd(spi, CMD_READ_ID, idcode, sizeof(idcode));
|
2008-05-16 09:10:33 +00:00
|
|
|
if (ret)
|
|
|
|
goto err_read_id;
|
|
|
|
|
2010-10-05 14:56:39 +00:00
|
|
|
#ifdef DEBUG
|
|
|
|
printf("SF: Got idcodes\n");
|
|
|
|
print_buffer(0, idcode, 1, sizeof(idcode), 0);
|
2008-05-16 09:10:33 +00:00
|
|
|
#endif
|
|
|
|
|
2010-10-05 14:56:39 +00:00
|
|
|
/* count the number of continuation bytes */
|
|
|
|
for (shift = 0, idp = idcode;
|
|
|
|
shift < IDCODE_CONT_LEN && *idp == 0x7f;
|
|
|
|
++shift, ++idp)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* search the table for matches in shift and id */
|
|
|
|
for (i = 0; i < ARRAY_SIZE(flashes); ++i)
|
|
|
|
if (flashes[i].shift == shift && flashes[i].idcode == *idp) {
|
|
|
|
/* we have a match, call probe */
|
|
|
|
flash = flashes[i].probe(spi, idp);
|
|
|
|
if (flash)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!flash) {
|
|
|
|
printf("SF: Unsupported manufacturer %02x\n", *idp);
|
2008-05-16 09:10:33 +00:00
|
|
|
goto err_manufacturer_probe;
|
2010-10-05 14:56:39 +00:00
|
|
|
}
|
2008-05-16 09:10:33 +00:00
|
|
|
|
2013-06-19 10:03:58 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_BAR
|
2013-06-19 10:07:09 +00:00
|
|
|
/* Configure the BAR - disover bank cmds and read current bank */
|
|
|
|
ret = spi_flash_bank_config(flash, *idp);
|
|
|
|
if (ret < 0)
|
|
|
|
goto err_manufacturer_probe;
|
2013-06-19 10:03:58 +00:00
|
|
|
#endif
|
2013-06-19 10:07:09 +00:00
|
|
|
|
2013-03-11 06:08:08 +00:00
|
|
|
#ifdef CONFIG_OF_CONTROL
|
|
|
|
if (spi_flash_decode_fdt(gd->fdt_blob, flash)) {
|
|
|
|
debug("SF: FDT decode error\n");
|
|
|
|
goto err_manufacturer_probe;
|
|
|
|
}
|
|
|
|
#endif
|
2011-04-12 06:09:28 +00:00
|
|
|
printf("SF: Detected %s with page size ", flash->name);
|
|
|
|
print_size(flash->sector_size, ", total ");
|
2013-03-11 06:08:08 +00:00
|
|
|
print_size(flash->size, "");
|
|
|
|
if (flash->memory_map)
|
|
|
|
printf(", mapped at %p", flash->memory_map);
|
|
|
|
puts("\n");
|
2011-02-16 21:37:22 +00:00
|
|
|
|
2008-05-16 09:10:33 +00:00
|
|
|
spi_release_bus(spi);
|
|
|
|
|
|
|
|
return flash;
|
|
|
|
|
|
|
|
err_manufacturer_probe:
|
|
|
|
err_read_id:
|
|
|
|
spi_release_bus(spi);
|
|
|
|
err_claim_bus:
|
|
|
|
spi_free_slave(spi);
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2013-03-11 06:08:02 +00:00
|
|
|
void *spi_flash_do_alloc(int offset, int size, struct spi_slave *spi,
|
|
|
|
const char *name)
|
|
|
|
{
|
|
|
|
struct spi_flash *flash;
|
|
|
|
void *ptr;
|
|
|
|
|
|
|
|
ptr = malloc(size);
|
|
|
|
if (!ptr) {
|
|
|
|
debug("SF: Failed to allocate memory\n");
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
memset(ptr, '\0', size);
|
|
|
|
flash = (struct spi_flash *)(ptr + offset);
|
|
|
|
|
|
|
|
/* Set up some basic fields - caller will sort out sizes */
|
|
|
|
flash->spi = spi;
|
|
|
|
flash->name = name;
|
2013-06-21 10:26:30 +00:00
|
|
|
flash->poll_cmd = CMD_READ_STATUS;
|
2013-03-11 06:08:02 +00:00
|
|
|
|
|
|
|
flash->read = spi_flash_cmd_read_fast;
|
|
|
|
flash->write = spi_flash_cmd_write_multi;
|
|
|
|
flash->erase = spi_flash_cmd_erase;
|
|
|
|
|
|
|
|
return flash;
|
|
|
|
}
|
|
|
|
|
2008-05-16 09:10:33 +00:00
|
|
|
void spi_flash_free(struct spi_flash *flash)
|
|
|
|
{
|
|
|
|
spi_free_slave(flash->spi);
|
|
|
|
free(flash);
|
|
|
|
}
|