2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-11-20 08:57:47 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2006 Freescale Semiconductor, Inc.
|
|
|
|
* Dave Liu <daveliu@freescale.com>
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 Logic Product Development, Inc.
|
|
|
|
* Peter Barada <peterb@logicpd.com>
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 MontaVista Software, Inc.
|
|
|
|
* Anton Vorontsov <avorontsov@ru.mvista.com>
|
|
|
|
*
|
2010-02-18 07:08:25 +00:00
|
|
|
* (C) Copyright 2008 - 2010
|
2008-11-20 08:57:47 +00:00
|
|
|
* Heiko Schocher, DENX Software Engineering, hs@denx.de.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-08-01 15:46:51 +00:00
|
|
|
#include <env.h>
|
2019-12-28 17:44:54 +00:00
|
|
|
#include <fdt_support.h>
|
2019-11-14 19:57:46 +00:00
|
|
|
#include <init.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
#include <ioports.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
#include <mpc83xx.h>
|
|
|
|
#include <i2c.h>
|
|
|
|
#include <miiphy.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/mmu.h>
|
2009-02-24 10:30:48 +00:00
|
|
|
#include <asm/processor.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
#include <pci.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2012-05-04 08:55:56 +00:00
|
|
|
#include <post.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2008-11-21 07:29:40 +00:00
|
|
|
#include "../common/common.h"
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2023-01-24 08:42:40 +00:00
|
|
|
#if CONFIG_IS_ENABLED(TARGET_KMCOGE5NE) || CONFIG_IS_ENABLED(TARGET_KMETER1)
|
|
|
|
#define CFG_SYS_DDR_MODE 0x47860452
|
|
|
|
#define CFG_SYS_DDR_INTERVAL (\
|
|
|
|
(0x080 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
|
|
|
|
(0x203 << SDRAM_INTERVAL_REFINT_SHIFT))
|
|
|
|
#define CFG_SYS_DDR_TIMING_0 (\
|
|
|
|
(2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
|
|
|
|
(8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
|
|
|
|
(6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_WWT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_RRT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_WRT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_RWT_SHIFT))
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_50) | \
|
|
|
|
(2 << TIMING_CFG1_WRTORD_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG1_WRREC_SHIFT) | \
|
|
|
|
(7 << TIMING_CFG1_REFREC_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG1_ACTTORW_SHIFT) | \
|
|
|
|
(8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG1_PRETOACT_SHIFT))
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_TIMING_2 (\
|
|
|
|
(0xa << TIMING_CFG2_FOUR_ACT_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
|
|
|
|
(4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
|
|
|
|
(5 << TIMING_CFG2_CPO_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG2_ADD_LAT_SHIFT))
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_TIMING_3 0x00000000
|
|
|
|
|
|
|
|
#else
|
|
|
|
#define CFG_SYS_DDR_MODE 0x47860242
|
|
|
|
#define CFG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
|
|
|
|
(0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
|
|
|
|
(8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_WWT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_RRT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_WRT_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG0_RWT_SHIFT))
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
|
|
|
|
(2 << TIMING_CFG1_WRTORD_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG1_WRREC_SHIFT) | \
|
|
|
|
(7 << TIMING_CFG1_REFREC_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG1_ACTTORW_SHIFT) | \
|
|
|
|
(7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG1_PRETOACT_SHIFT))
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
|
|
|
|
(2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
|
|
|
|
(3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
|
|
|
|
(0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
|
|
|
|
(5 << TIMING_CFG2_CPO_SHIFT))
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_TIMING_3 0x00000000
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
|
|
|
|
CSCONFIG_ODT_WR_CFG | \
|
|
|
|
CSCONFIG_ROW_BIT_13 | \
|
|
|
|
CSCONFIG_COL_BIT_10)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CFG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
|
|
|
|
SDRAM_CFG_32_BE | \
|
|
|
|
SDRAM_CFG_SREN | \
|
|
|
|
SDRAM_CFG_HSE)
|
|
|
|
#define CFG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
|
|
|
|
#define CFG_SYS_DDR_SDRAM_CFG2 0x00401000
|
|
|
|
#define CFG_SYS_DDR_CS0_BNDS 0x0000007f
|
|
|
|
#define CFG_SYS_DDR_MODE2 0x8080c000
|
|
|
|
|
|
|
|
#define CFG_SYS_SDRAM_SIZE 0x80000000 /* 2048 MiB */
|
|
|
|
|
2015-02-10 16:10:16 +00:00
|
|
|
static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
|
|
|
|
|
2013-01-21 03:55:16 +00:00
|
|
|
static int piggy_present(void)
|
|
|
|
{
|
|
|
|
struct km_bec_fpga __iomem *base =
|
2022-11-16 18:10:41 +00:00
|
|
|
(struct km_bec_fpga __iomem *)CFG_SYS_KMBEC_FPGA_BASE;
|
2013-01-21 03:55:16 +00:00
|
|
|
|
|
|
|
return in_8(&base->bprth) & PIGGY_PRESENT;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ethernet_present(void)
|
|
|
|
{
|
|
|
|
return piggy_present();
|
|
|
|
}
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
int board_early_init_r(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2011-03-08 09:47:39 +00:00
|
|
|
struct km_bec_fpga *base =
|
2022-11-16 18:10:41 +00:00
|
|
|
(struct km_bec_fpga *)CFG_SYS_KMBEC_FPGA_BASE;
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2019-01-21 08:17:28 +00:00
|
|
|
#if defined(CONFIG_ARCH_MPC8360)
|
2010-02-18 07:08:25 +00:00
|
|
|
unsigned short svid;
|
2008-11-20 08:57:47 +00:00
|
|
|
/*
|
|
|
|
* Because of errata in the UCCs, we have to write to the reserved
|
|
|
|
* registers to slow the clocks down.
|
|
|
|
*/
|
2011-03-15 15:52:29 +00:00
|
|
|
svid = SVR_REV(mfspr(SVR));
|
2009-02-24 10:30:48 +00:00
|
|
|
switch (svid) {
|
|
|
|
case 0x0020:
|
2011-03-15 15:52:29 +00:00
|
|
|
/*
|
|
|
|
* MPC8360ECE.pdf QE_ENET10 table 4:
|
|
|
|
* IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
|
|
|
|
* IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
|
|
|
|
*/
|
2009-02-24 10:30:48 +00:00
|
|
|
setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
|
|
|
|
break;
|
|
|
|
case 0x0021:
|
2011-03-15 15:52:29 +00:00
|
|
|
/*
|
|
|
|
* MPC8360ECE.pdf QE_ENET10 table 4:
|
|
|
|
* IMMR + 0x14AC[24:27] = 1010
|
|
|
|
*/
|
2009-02-24 10:30:48 +00:00
|
|
|
clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
|
|
|
|
0x00000050, 0x000000a0);
|
|
|
|
break;
|
|
|
|
}
|
2010-02-18 07:08:25 +00:00
|
|
|
#endif
|
|
|
|
|
2008-11-20 08:57:47 +00:00
|
|
|
/* enable the PHY on the PIGGY */
|
2011-03-15 15:52:29 +00:00
|
|
|
setbits_8(&base->pgy_eth, 0x01);
|
2010-01-07 07:55:50 +00:00
|
|
|
/* enable the Unit LED (green) */
|
2011-03-15 15:52:29 +00:00
|
|
|
setbits_8(&base->oprth, WRL_BOOT);
|
2012-05-04 08:55:55 +00:00
|
|
|
/* enable Application Buffer */
|
|
|
|
setbits_8(&base->oprtl, OPRTL_XBUFENA);
|
2008-11-20 08:57:47 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
int misc_init_r(void)
|
2009-02-24 10:30:34 +00:00
|
|
|
{
|
2019-11-25 16:24:14 +00:00
|
|
|
ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
|
|
|
|
CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
|
2009-02-24 10:30:34 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-04-26 11:07:28 +00:00
|
|
|
int last_stage_init(void)
|
|
|
|
{
|
2019-01-21 08:17:35 +00:00
|
|
|
#if defined(CONFIG_TARGET_KMCOGE5NE)
|
2022-06-25 15:02:48 +00:00
|
|
|
/*
|
|
|
|
* BFTIC3 on the local bus CS4
|
|
|
|
*/
|
|
|
|
struct bfticu_iomap *base = (struct bfticu_iomap *)0xB0000000;
|
2012-05-04 08:55:57 +00:00
|
|
|
u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
|
|
|
|
|
|
|
|
if (dip_switch != 0) {
|
|
|
|
/* start bootloader */
|
|
|
|
puts("DIP: Enabled\n");
|
2017-08-03 18:22:09 +00:00
|
|
|
env_set("actual_bank", "0");
|
2012-05-04 08:55:57 +00:00
|
|
|
}
|
|
|
|
#endif
|
2010-04-26 11:07:28 +00:00
|
|
|
set_km_env();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-05-06 13:02:40 +00:00
|
|
|
static int fixed_sdram(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2011-03-15 15:52:29 +00:00
|
|
|
immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
|
2008-11-20 08:57:47 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
u32 ddr_size;
|
|
|
|
u32 ddr_size_log2;
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
|
2022-11-16 18:10:41 +00:00
|
|
|
out_be32(&im->ddr.csbnds[0].csbnds, (CFG_SYS_DDR_CS0_BNDS) | 0x7f);
|
|
|
|
out_be32(&im->ddr.cs_config[0], CFG_SYS_DDR_CS0_CONFIG);
|
|
|
|
out_be32(&im->ddr.timing_cfg_0, CFG_SYS_DDR_TIMING_0);
|
|
|
|
out_be32(&im->ddr.timing_cfg_1, CFG_SYS_DDR_TIMING_1);
|
|
|
|
out_be32(&im->ddr.timing_cfg_2, CFG_SYS_DDR_TIMING_2);
|
|
|
|
out_be32(&im->ddr.timing_cfg_3, CFG_SYS_DDR_TIMING_3);
|
|
|
|
out_be32(&im->ddr.sdram_cfg, CFG_SYS_DDR_SDRAM_CFG);
|
|
|
|
out_be32(&im->ddr.sdram_cfg2, CFG_SYS_DDR_SDRAM_CFG2);
|
|
|
|
out_be32(&im->ddr.sdram_mode, CFG_SYS_DDR_MODE);
|
|
|
|
out_be32(&im->ddr.sdram_mode2, CFG_SYS_DDR_MODE2);
|
|
|
|
out_be32(&im->ddr.sdram_interval, CFG_SYS_DDR_INTERVAL);
|
|
|
|
out_be32(&im->ddr.sdram_clk_cntl, CFG_SYS_DDR_CLK_CNTL);
|
2011-03-15 15:52:29 +00:00
|
|
|
udelay(200);
|
2011-11-10 14:52:43 +00:00
|
|
|
setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
disable_addr_trans();
|
2022-11-16 18:10:37 +00:00
|
|
|
msize = get_ram_size(CFG_SYS_SDRAM_BASE, CFG_SYS_SDRAM_SIZE);
|
2011-03-15 15:52:29 +00:00
|
|
|
enable_addr_trans();
|
2009-02-24 10:30:40 +00:00
|
|
|
msize /= (1024 * 1024);
|
2022-11-16 18:10:37 +00:00
|
|
|
if (CFG_SYS_SDRAM_SIZE >> 20 != msize) {
|
2009-02-24 10:30:40 +00:00
|
|
|
for (ddr_size = msize << 20, ddr_size_log2 = 0;
|
2011-03-15 15:52:29 +00:00
|
|
|
(ddr_size > 1);
|
|
|
|
ddr_size = ddr_size >> 1, ddr_size_log2++)
|
2009-02-24 10:30:40 +00:00
|
|
|
if (ddr_size & 1)
|
|
|
|
return -1;
|
2011-03-15 15:52:29 +00:00
|
|
|
out_be32(&im->sysconf.ddrlaw[0].ar,
|
|
|
|
(LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
|
|
|
|
out_be32(&im->ddr.csbnds[0].csbnds,
|
|
|
|
(((msize / 16) - 1) & 0xff));
|
2009-02-24 10:30:40 +00:00
|
|
|
}
|
|
|
|
|
2008-11-20 08:57:47 +00:00
|
|
|
return msize;
|
|
|
|
}
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2011-03-15 15:52:29 +00:00
|
|
|
immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
|
2008-11-20 08:57:47 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
|
2017-03-31 14:40:25 +00:00
|
|
|
return -ENXIO;
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
out_be32(&im->sysconf.ddrlaw[0].bar,
|
2022-11-16 18:10:37 +00:00
|
|
|
CFG_SYS_SDRAM_BASE & LAWBAR_BAR);
|
2011-03-15 15:52:29 +00:00
|
|
|
msize = fixed_sdram();
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2009-06-30 22:15:50 +00:00
|
|
|
#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
|
2008-11-20 08:57:47 +00:00
|
|
|
/*
|
|
|
|
* Initialize DDR ECC byte
|
|
|
|
*/
|
2011-03-15 15:52:29 +00:00
|
|
|
ddr_enable_ecc(msize * 1024 * 1024);
|
2008-11-20 08:57:47 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* return total bus SDRAM size(bytes) -- DDR */
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = msize * 1024 * 1024;
|
|
|
|
|
|
|
|
return 0;
|
2008-11-20 08:57:47 +00:00
|
|
|
}
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
int checkboard(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2020-10-08 10:27:22 +00:00
|
|
|
puts("Board: Hitachi " CONFIG_SYS_CONFIG_NAME);
|
2010-02-18 07:08:25 +00:00
|
|
|
|
2013-01-21 03:55:16 +00:00
|
|
|
if (piggy_present())
|
2011-03-15 15:52:29 +00:00
|
|
|
puts(" with PIGGY.");
|
|
|
|
puts("\n");
|
2008-11-20 08:57:47 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-06-26 06:13:33 +00:00
|
|
|
int ft_board_setup(void *blob, struct bd_info *bd)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2010-02-18 07:08:25 +00:00
|
|
|
ft_cpu_setup(blob, bd);
|
2014-10-24 00:58:47 +00:00
|
|
|
|
|
|
|
return 0;
|
2008-11-20 08:57:47 +00:00
|
|
|
}
|
2009-02-24 10:30:34 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_HUSH_INIT_VAR)
|
2011-03-15 15:52:29 +00:00
|
|
|
int hush_init_var(void)
|
2009-02-24 10:30:34 +00:00
|
|
|
{
|
2015-02-10 16:10:16 +00:00
|
|
|
ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
|
2009-02-24 10:30:34 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
2012-05-04 08:55:56 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_POST)
|
|
|
|
int post_hotkeys_pressed(void)
|
|
|
|
{
|
|
|
|
int testpin = 0;
|
|
|
|
struct km_bec_fpga *base =
|
2022-11-16 18:10:41 +00:00
|
|
|
(struct km_bec_fpga *)CFG_SYS_KMBEC_FPGA_BASE;
|
2022-12-04 15:14:00 +00:00
|
|
|
int testpin_reg = in_8(&base->CFG_TESTPIN_REG);
|
2022-12-04 15:13:59 +00:00
|
|
|
testpin = (testpin_reg & CFG_TESTPIN_MASK) != 0;
|
2012-05-04 08:55:56 +00:00
|
|
|
debug("post_hotkeys_pressed: %d\n", !testpin);
|
|
|
|
return testpin;
|
|
|
|
}
|
|
|
|
|
|
|
|
ulong post_word_load(void)
|
|
|
|
{
|
|
|
|
void* addr = (ulong *) (CPM_POST_WORD_ADDR);
|
|
|
|
debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
|
|
|
|
return in_le32(addr);
|
|
|
|
|
|
|
|
}
|
|
|
|
void post_word_store(ulong value)
|
|
|
|
{
|
|
|
|
void* addr = (ulong *) (CPM_POST_WORD_ADDR);
|
|
|
|
debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
|
|
|
|
out_le32(addr, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
|
|
|
|
{
|
2020-10-29 12:54:54 +00:00
|
|
|
*vstart = CONFIG_SYS_MEMTEST_START;
|
|
|
|
*size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
|
2012-05-04 08:55:56 +00:00
|
|
|
debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|