2021-06-04 05:51:13 +00:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0 OR MIT)
|
|
|
|
|
|
|
|
/ {
|
|
|
|
cpus {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
CPU0: cpu@0 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
CPU0_intc: interrupt-controller {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
CPU1: cpu@1 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
CPU1_intc: interrupt-controller {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
CPU2: cpu@2 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
CPU2_intc: interrupt-controller {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
CPU3: cpu@3 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
CPU3_intc: interrupt-controller {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory@0 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
|
2022-10-25 15:03:50 +00:00
|
|
|
plicsw: interrupt-controller@e6400000 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
plmt0@e6000000 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
serial0: serial@f0300000 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-pre-ram;
|
2021-06-04 05:51:13 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
};
|