2012-09-13 03:18:20 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* Author: Fabio Estevam <fabio.estevam@freescale.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2012-09-13 03:18:20 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
#include <asm/arch/iomux.h>
|
2013-06-04 07:00:15 +00:00
|
|
|
#include <asm/arch/mx6-pins.h>
|
2012-09-13 03:18:20 +00:00
|
|
|
#include <asm/errno.h>
|
|
|
|
#include <asm/gpio.h>
|
2014-05-09 16:15:42 +00:00
|
|
|
#include <asm/imx-common/mxc_i2c.h>
|
2012-09-13 03:18:20 +00:00
|
|
|
#include <asm/imx-common/iomux-v3.h>
|
2013-03-16 08:05:07 +00:00
|
|
|
#include <asm/imx-common/boot_mode.h>
|
2014-04-04 17:05:54 +00:00
|
|
|
#include <asm/imx-common/video.h>
|
2012-09-13 03:18:20 +00:00
|
|
|
#include <mmc.h>
|
|
|
|
#include <fsl_esdhc.h>
|
|
|
|
#include <miiphy.h>
|
|
|
|
#include <netdev.h>
|
2013-07-25 17:12:14 +00:00
|
|
|
#include <asm/arch/mxc_hdmi.h>
|
|
|
|
#include <asm/arch/crm_regs.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
2014-05-09 16:15:42 +00:00
|
|
|
#include <i2c.h>
|
|
|
|
#include <power/pmic.h>
|
|
|
|
#include <power/pfuze100_pmic.h>
|
2014-11-06 08:29:00 +00:00
|
|
|
#include "../common/pfuze.h"
|
2014-11-12 22:27:45 +00:00
|
|
|
#include <asm/arch/mx6-ddr.h>
|
2014-12-02 01:55:27 +00:00
|
|
|
#include <usb.h>
|
2014-11-12 22:27:45 +00:00
|
|
|
|
2012-09-13 03:18:20 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2013-04-26 01:34:47 +00:00
|
|
|
#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
|
|
|
|
PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
|
|
|
|
PAD_CTL_SRE_FAST | PAD_CTL_HYS)
|
2012-09-13 03:18:20 +00:00
|
|
|
|
2013-04-26 01:34:47 +00:00
|
|
|
#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
|
|
|
|
PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
|
|
|
|
PAD_CTL_SRE_FAST | PAD_CTL_HYS)
|
2012-09-13 03:18:20 +00:00
|
|
|
|
2013-04-26 01:34:47 +00:00
|
|
|
#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
|
|
|
|
PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
|
2012-09-13 03:18:20 +00:00
|
|
|
|
2013-11-08 18:20:54 +00:00
|
|
|
#define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
|
|
|
|
PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
|
|
|
|
|
2014-05-09 16:15:42 +00:00
|
|
|
#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
|
|
|
|
PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
|
|
|
|
PAD_CTL_ODE | PAD_CTL_SRE_FAST)
|
|
|
|
|
|
|
|
#define I2C_PMIC 1
|
|
|
|
|
|
|
|
#define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
|
|
|
|
|
2014-10-21 23:14:53 +00:00
|
|
|
#define DISP0_PWR_EN IMX_GPIO_NR(1, 21)
|
|
|
|
|
2012-09-13 03:18:20 +00:00
|
|
|
int dram_init(void)
|
|
|
|
{
|
2014-11-12 22:27:45 +00:00
|
|
|
gd->ram_size = imx_ddr_size();
|
2012-09-13 03:18:20 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-06 14:24:25 +00:00
|
|
|
static iomux_v3_cfg_t const uart1_pads[] = {
|
2013-11-05 00:00:51 +00:00
|
|
|
MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
|
|
|
|
MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
|
2012-09-13 03:18:20 +00:00
|
|
|
};
|
|
|
|
|
2014-11-06 14:24:25 +00:00
|
|
|
static iomux_v3_cfg_t const enet_pads[] = {
|
2013-02-19 10:07:01 +00:00
|
|
|
MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
2013-11-05 00:00:51 +00:00
|
|
|
MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
2013-02-19 10:07:01 +00:00
|
|
|
MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
2013-11-05 00:00:51 +00:00
|
|
|
MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
|
|
|
MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
2013-02-19 10:07:01 +00:00
|
|
|
MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
|
2012-09-18 17:24:23 +00:00
|
|
|
/* AR8031 PHY Reset */
|
2013-11-05 00:00:51 +00:00
|
|
|
MX6_PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
2012-09-18 17:24:23 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static void setup_iomux_enet(void)
|
|
|
|
{
|
|
|
|
imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
|
|
|
|
|
|
|
|
/* Reset AR8031 PHY */
|
|
|
|
gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
|
2016-01-05 19:02:53 +00:00
|
|
|
mdelay(10);
|
2012-09-18 17:24:23 +00:00
|
|
|
gpio_set_value(IMX_GPIO_NR(1, 25), 1);
|
2016-01-05 19:02:53 +00:00
|
|
|
udelay(100);
|
2012-09-18 17:24:23 +00:00
|
|
|
}
|
|
|
|
|
2014-11-06 14:24:25 +00:00
|
|
|
static iomux_v3_cfg_t const usdhc2_pads[] = {
|
2013-11-05 00:00:51 +00:00
|
|
|
MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_NANDF_D4__SD2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_NANDF_D5__SD2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_NANDF_D6__SD2_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_NANDF_D7__SD2_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
|
2012-12-30 14:14:59 +00:00
|
|
|
};
|
|
|
|
|
2014-11-06 14:24:25 +00:00
|
|
|
static iomux_v3_cfg_t const usdhc3_pads[] = {
|
2013-11-05 00:00:51 +00:00
|
|
|
MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_NANDF_D0__GPIO2_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
|
2012-09-13 03:18:20 +00:00
|
|
|
};
|
|
|
|
|
2014-11-06 14:24:25 +00:00
|
|
|
static iomux_v3_cfg_t const usdhc4_pads[] = {
|
2013-11-05 00:00:51 +00:00
|
|
|
MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
2012-12-30 14:14:59 +00:00
|
|
|
};
|
|
|
|
|
2014-11-06 14:24:25 +00:00
|
|
|
static iomux_v3_cfg_t const ecspi1_pads[] = {
|
2013-11-08 18:20:54 +00:00
|
|
|
MX6_PAD_KEY_COL0__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
|
|
|
|
MX6_PAD_KEY_COL1__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
|
|
|
|
MX6_PAD_KEY_ROW0__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
|
|
|
|
MX6_PAD_KEY_ROW1__GPIO4_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
2014-10-21 23:14:53 +00:00
|
|
|
static iomux_v3_cfg_t const rgb_pads[] = {
|
|
|
|
MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_SD1_DAT3__GPIO1_IO21 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void enable_rgb(struct display_info_t const *dev)
|
|
|
|
{
|
|
|
|
imx_iomux_v3_setup_multiple_pads(rgb_pads, ARRAY_SIZE(rgb_pads));
|
|
|
|
gpio_direction_output(DISP0_PWR_EN, 1);
|
|
|
|
}
|
|
|
|
|
2014-05-09 16:15:42 +00:00
|
|
|
static struct i2c_pads_info i2c_pad_info1 = {
|
|
|
|
.scl = {
|
|
|
|
.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
|
|
|
|
.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
|
|
|
|
.gp = IMX_GPIO_NR(4, 12)
|
|
|
|
},
|
|
|
|
.sda = {
|
|
|
|
.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
|
|
|
|
.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
|
|
|
|
.gp = IMX_GPIO_NR(4, 13)
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2013-11-08 18:20:54 +00:00
|
|
|
static void setup_spi(void)
|
|
|
|
{
|
|
|
|
imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
|
|
|
|
}
|
|
|
|
|
2014-03-23 21:45:41 +00:00
|
|
|
iomux_v3_cfg_t const pcie_pads[] = {
|
|
|
|
MX6_PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL), /* POWER */
|
|
|
|
MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL), /* RESET */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void setup_pcie(void)
|
|
|
|
{
|
|
|
|
imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
|
|
|
|
}
|
|
|
|
|
2013-12-04 03:08:16 +00:00
|
|
|
iomux_v3_cfg_t const di0_pads[] = {
|
|
|
|
MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK, /* DISP0_CLK */
|
|
|
|
MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02, /* DISP0_HSYNC */
|
|
|
|
MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03, /* DISP0_VSYNC */
|
|
|
|
};
|
|
|
|
|
2012-09-13 03:18:20 +00:00
|
|
|
static void setup_iomux_uart(void)
|
|
|
|
{
|
|
|
|
imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_ESDHC
|
2012-12-30 14:14:59 +00:00
|
|
|
struct fsl_esdhc_cfg usdhc_cfg[3] = {
|
|
|
|
{USDHC2_BASE_ADDR},
|
2012-09-13 03:18:20 +00:00
|
|
|
{USDHC3_BASE_ADDR},
|
2012-12-30 14:14:59 +00:00
|
|
|
{USDHC4_BASE_ADDR},
|
2012-09-13 03:18:20 +00:00
|
|
|
};
|
|
|
|
|
2012-12-30 14:14:59 +00:00
|
|
|
#define USDHC2_CD_GPIO IMX_GPIO_NR(2, 2)
|
|
|
|
#define USDHC3_CD_GPIO IMX_GPIO_NR(2, 0)
|
|
|
|
|
2012-09-13 03:18:20 +00:00
|
|
|
int board_mmc_getcd(struct mmc *mmc)
|
|
|
|
{
|
2012-12-30 14:14:59 +00:00
|
|
|
struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
|
2013-03-16 08:05:06 +00:00
|
|
|
int ret = 0;
|
2012-12-30 14:14:59 +00:00
|
|
|
|
|
|
|
switch (cfg->esdhc_base) {
|
|
|
|
case USDHC2_BASE_ADDR:
|
2013-03-16 08:05:06 +00:00
|
|
|
ret = !gpio_get_value(USDHC2_CD_GPIO);
|
|
|
|
break;
|
2012-12-30 14:14:59 +00:00
|
|
|
case USDHC3_BASE_ADDR:
|
2013-03-16 08:05:06 +00:00
|
|
|
ret = !gpio_get_value(USDHC3_CD_GPIO);
|
|
|
|
break;
|
|
|
|
case USDHC4_BASE_ADDR:
|
|
|
|
ret = 1; /* eMMC/uSDHC4 is always present */
|
|
|
|
break;
|
2012-12-30 14:14:59 +00:00
|
|
|
}
|
2013-03-16 08:05:06 +00:00
|
|
|
|
|
|
|
return ret;
|
2012-09-13 03:18:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
int board_mmc_init(bd_t *bis)
|
|
|
|
{
|
2014-11-12 22:27:45 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2014-11-06 14:24:24 +00:00
|
|
|
int ret;
|
2012-12-30 14:14:59 +00:00
|
|
|
int i;
|
|
|
|
|
2013-03-16 08:05:05 +00:00
|
|
|
/*
|
|
|
|
* According to the board_mmc_init() the following map is done:
|
|
|
|
* (U-boot device node) (Physical Port)
|
|
|
|
* mmc0 SD2
|
|
|
|
* mmc1 SD3
|
|
|
|
* mmc2 eMMC
|
|
|
|
*/
|
2012-12-30 14:14:59 +00:00
|
|
|
for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
|
|
|
|
switch (i) {
|
|
|
|
case 0:
|
|
|
|
imx_iomux_v3_setup_multiple_pads(
|
|
|
|
usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
|
|
|
|
gpio_direction_input(USDHC2_CD_GPIO);
|
|
|
|
usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
imx_iomux_v3_setup_multiple_pads(
|
|
|
|
usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
|
|
|
|
gpio_direction_input(USDHC3_CD_GPIO);
|
|
|
|
usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
imx_iomux_v3_setup_multiple_pads(
|
|
|
|
usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
|
|
|
|
usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Warning: you configured more USDHC controllers"
|
2013-04-19 03:41:58 +00:00
|
|
|
"(%d) then supported by the board (%d)\n",
|
|
|
|
i + 1, CONFIG_SYS_FSL_USDHC_NUM);
|
2014-11-06 14:24:24 +00:00
|
|
|
return -EINVAL;
|
2013-04-19 03:41:58 +00:00
|
|
|
}
|
2012-12-30 14:14:59 +00:00
|
|
|
|
2014-11-06 14:24:24 +00:00
|
|
|
ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2012-12-30 14:14:59 +00:00
|
|
|
}
|
2012-09-13 03:18:20 +00:00
|
|
|
|
2014-11-06 14:24:24 +00:00
|
|
|
return 0;
|
2014-11-12 22:27:45 +00:00
|
|
|
#else
|
2014-11-18 13:26:06 +00:00
|
|
|
struct src *psrc = (struct src *)SRC_BASE_ADDR;
|
|
|
|
unsigned reg = readl(&psrc->sbmr1) >> 11;
|
2014-11-12 22:27:45 +00:00
|
|
|
/*
|
|
|
|
* Upon reading BOOT_CFG register the following map is done:
|
|
|
|
* Bit 11 and 12 of BOOT_CFG register can determine the current
|
|
|
|
* mmc port
|
|
|
|
* 0x1 SD1
|
|
|
|
* 0x2 SD2
|
|
|
|
* 0x3 SD4
|
|
|
|
*/
|
|
|
|
|
|
|
|
switch (reg & 0x3) {
|
|
|
|
case 0x1:
|
|
|
|
imx_iomux_v3_setup_multiple_pads(
|
|
|
|
usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
|
|
|
|
usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
|
|
|
|
usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
|
|
|
|
gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
|
|
|
|
break;
|
|
|
|
case 0x2:
|
|
|
|
imx_iomux_v3_setup_multiple_pads(
|
|
|
|
usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
|
|
|
|
usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
|
|
|
|
usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
|
|
|
|
gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
|
|
|
|
break;
|
|
|
|
case 0x3:
|
|
|
|
imx_iomux_v3_setup_multiple_pads(
|
|
|
|
usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
|
|
|
|
usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
|
|
|
|
usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
|
|
|
|
gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
|
|
|
|
#endif
|
2012-09-13 03:18:20 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2013-07-25 17:12:14 +00:00
|
|
|
#if defined(CONFIG_VIDEO_IPUV3)
|
2013-11-25 12:34:26 +00:00
|
|
|
static void disable_lvds(struct display_info_t const *dev)
|
|
|
|
{
|
|
|
|
struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
|
|
|
|
|
|
|
|
int reg = readl(&iomux->gpr[2]);
|
|
|
|
|
|
|
|
reg &= ~(IOMUXC_GPR2_LVDS_CH0_MODE_MASK |
|
|
|
|
IOMUXC_GPR2_LVDS_CH1_MODE_MASK);
|
|
|
|
|
|
|
|
writel(reg, &iomux->gpr[2]);
|
|
|
|
}
|
|
|
|
|
2013-09-04 18:12:38 +00:00
|
|
|
static void do_enable_hdmi(struct display_info_t const *dev)
|
|
|
|
{
|
2013-11-25 12:34:26 +00:00
|
|
|
disable_lvds(dev);
|
2013-09-04 18:12:38 +00:00
|
|
|
imx_enable_hdmi_phy();
|
|
|
|
}
|
2013-07-25 17:12:14 +00:00
|
|
|
|
2013-09-04 18:12:38 +00:00
|
|
|
static void enable_lvds(struct display_info_t const *dev)
|
|
|
|
{
|
|
|
|
struct iomuxc *iomux = (struct iomuxc *)
|
|
|
|
IOMUXC_BASE_ADDR;
|
|
|
|
u32 reg = readl(&iomux->gpr[2]);
|
2013-12-04 03:08:17 +00:00
|
|
|
reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT |
|
|
|
|
IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT;
|
2013-09-04 18:12:38 +00:00
|
|
|
writel(reg, &iomux->gpr[2]);
|
|
|
|
}
|
2013-11-25 12:34:26 +00:00
|
|
|
|
2014-04-04 17:05:54 +00:00
|
|
|
struct display_info_t const displays[] = {{
|
2013-09-04 18:12:38 +00:00
|
|
|
.bus = -1,
|
|
|
|
.addr = 0,
|
2013-12-04 03:08:17 +00:00
|
|
|
.pixfmt = IPU_PIX_FMT_RGB666,
|
2013-11-25 12:34:26 +00:00
|
|
|
.detect = NULL,
|
|
|
|
.enable = enable_lvds,
|
2013-09-04 18:12:38 +00:00
|
|
|
.mode = {
|
2013-11-25 12:34:26 +00:00
|
|
|
.name = "Hannstar-XGA",
|
2013-09-04 18:12:38 +00:00
|
|
|
.refresh = 60,
|
|
|
|
.xres = 1024,
|
|
|
|
.yres = 768,
|
|
|
|
.pixclock = 15385,
|
|
|
|
.left_margin = 220,
|
|
|
|
.right_margin = 40,
|
|
|
|
.upper_margin = 21,
|
|
|
|
.lower_margin = 7,
|
|
|
|
.hsync_len = 60,
|
|
|
|
.vsync_len = 10,
|
|
|
|
.sync = FB_SYNC_EXT,
|
|
|
|
.vmode = FB_VMODE_NONINTERLACED
|
|
|
|
} }, {
|
|
|
|
.bus = -1,
|
|
|
|
.addr = 0,
|
2013-11-25 12:34:26 +00:00
|
|
|
.pixfmt = IPU_PIX_FMT_RGB24,
|
|
|
|
.detect = detect_hdmi,
|
|
|
|
.enable = do_enable_hdmi,
|
2013-09-04 18:12:38 +00:00
|
|
|
.mode = {
|
2013-11-25 12:34:26 +00:00
|
|
|
.name = "HDMI",
|
2013-09-04 18:12:38 +00:00
|
|
|
.refresh = 60,
|
|
|
|
.xres = 1024,
|
|
|
|
.yres = 768,
|
|
|
|
.pixclock = 15385,
|
|
|
|
.left_margin = 220,
|
|
|
|
.right_margin = 40,
|
|
|
|
.upper_margin = 21,
|
|
|
|
.lower_margin = 7,
|
|
|
|
.hsync_len = 60,
|
|
|
|
.vsync_len = 10,
|
|
|
|
.sync = FB_SYNC_EXT,
|
|
|
|
.vmode = FB_VMODE_NONINTERLACED
|
2014-10-21 23:14:53 +00:00
|
|
|
} }, {
|
|
|
|
.bus = 0,
|
|
|
|
.addr = 0,
|
|
|
|
.pixfmt = IPU_PIX_FMT_RGB24,
|
|
|
|
.detect = NULL,
|
|
|
|
.enable = enable_rgb,
|
|
|
|
.mode = {
|
|
|
|
.name = "SEIKO-WVGA",
|
|
|
|
.refresh = 60,
|
|
|
|
.xres = 800,
|
|
|
|
.yres = 480,
|
|
|
|
.pixclock = 29850,
|
|
|
|
.left_margin = 89,
|
|
|
|
.right_margin = 164,
|
|
|
|
.upper_margin = 23,
|
|
|
|
.lower_margin = 10,
|
|
|
|
.hsync_len = 10,
|
|
|
|
.vsync_len = 10,
|
|
|
|
.sync = 0,
|
|
|
|
.vmode = FB_VMODE_NONINTERLACED
|
2013-09-04 18:12:38 +00:00
|
|
|
} } };
|
2014-04-04 17:05:54 +00:00
|
|
|
size_t display_count = ARRAY_SIZE(displays);
|
2013-07-25 17:12:14 +00:00
|
|
|
|
|
|
|
static void setup_display(void)
|
|
|
|
{
|
|
|
|
struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
|
2013-09-04 18:12:38 +00:00
|
|
|
struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
|
2013-07-25 17:12:14 +00:00
|
|
|
int reg;
|
|
|
|
|
2013-12-04 03:08:16 +00:00
|
|
|
/* Setup HSYNC, VSYNC, DISP_CLK for debugging purposes */
|
|
|
|
imx_iomux_v3_setup_multiple_pads(di0_pads, ARRAY_SIZE(di0_pads));
|
|
|
|
|
2013-07-25 17:12:14 +00:00
|
|
|
enable_ipu_clock();
|
|
|
|
imx_setup_hdmi();
|
|
|
|
|
2013-09-04 18:12:38 +00:00
|
|
|
/* Turn on LDB0, LDB1, IPU,IPU DI0 clocks */
|
2013-11-29 14:38:39 +00:00
|
|
|
reg = readl(&mxc_ccm->CCGR3);
|
2013-09-04 18:12:38 +00:00
|
|
|
reg |= MXC_CCM_CCGR3_LDB_DI0_MASK | MXC_CCM_CCGR3_LDB_DI1_MASK;
|
|
|
|
writel(reg, &mxc_ccm->CCGR3);
|
|
|
|
|
|
|
|
/* set LDB0, LDB1 clk select to 011/011 */
|
|
|
|
reg = readl(&mxc_ccm->cs2cdr);
|
|
|
|
reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
|
|
|
|
| MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
|
|
|
|
reg |= (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
|
|
|
|
| (3 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
|
|
|
|
writel(reg, &mxc_ccm->cs2cdr);
|
|
|
|
|
|
|
|
reg = readl(&mxc_ccm->cscmr2);
|
|
|
|
reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV | MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV;
|
|
|
|
writel(reg, &mxc_ccm->cscmr2);
|
|
|
|
|
2013-07-25 17:12:14 +00:00
|
|
|
reg = readl(&mxc_ccm->chsccdr);
|
|
|
|
reg |= (CHSCCDR_CLK_SEL_LDB_DI0
|
|
|
|
<< MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
|
2013-09-04 18:12:38 +00:00
|
|
|
reg |= (CHSCCDR_CLK_SEL_LDB_DI0
|
|
|
|
<< MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET);
|
2013-07-25 17:12:14 +00:00
|
|
|
writel(reg, &mxc_ccm->chsccdr);
|
2013-09-04 18:12:38 +00:00
|
|
|
|
|
|
|
reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
|
|
|
|
| IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW
|
|
|
|
| IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
|
|
|
|
| IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
|
|
|
|
| IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
|
|
|
|
| IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
|
|
|
|
| IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
|
|
|
|
| IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED
|
|
|
|
| IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0;
|
|
|
|
writel(reg, &iomux->gpr[2]);
|
|
|
|
|
|
|
|
reg = readl(&iomux->gpr[3]);
|
|
|
|
reg = (reg & ~(IOMUXC_GPR3_LVDS1_MUX_CTL_MASK
|
|
|
|
| IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
|
|
|
|
| (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
|
|
|
|
<< IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET);
|
|
|
|
writel(reg, &iomux->gpr[3]);
|
2013-07-25 17:12:14 +00:00
|
|
|
}
|
|
|
|
#endif /* CONFIG_VIDEO_IPUV3 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Do not overwrite the console
|
|
|
|
* Use always serial for U-Boot console
|
|
|
|
*/
|
|
|
|
int overwrite_console(void)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2012-09-18 17:24:23 +00:00
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
setup_iomux_enet();
|
2014-03-23 21:45:41 +00:00
|
|
|
setup_pcie();
|
2012-09-18 17:24:23 +00:00
|
|
|
|
2014-01-04 19:36:32 +00:00
|
|
|
return cpu_eth_init(bis);
|
2012-09-18 17:24:23 +00:00
|
|
|
}
|
|
|
|
|
2014-12-02 01:55:27 +00:00
|
|
|
#ifdef CONFIG_USB_EHCI_MX6
|
|
|
|
#define USB_OTHERREGS_OFFSET 0x800
|
|
|
|
#define UCTRL_PWR_POL (1 << 9)
|
|
|
|
|
|
|
|
static iomux_v3_cfg_t const usb_otg_pads[] = {
|
|
|
|
MX6_PAD_EIM_D22__USB_OTG_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
|
|
|
static iomux_v3_cfg_t const usb_hc1_pads[] = {
|
|
|
|
MX6_PAD_ENET_TXD1__GPIO1_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void setup_usb(void)
|
|
|
|
{
|
|
|
|
imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
|
|
|
|
ARRAY_SIZE(usb_otg_pads));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* set daisy chain for otg_pin_id on 6q.
|
|
|
|
* for 6dl, this bit is reserved
|
|
|
|
*/
|
|
|
|
imx_iomux_set_gpr_register(1, 13, 1, 0);
|
|
|
|
|
|
|
|
imx_iomux_v3_setup_multiple_pads(usb_hc1_pads,
|
|
|
|
ARRAY_SIZE(usb_hc1_pads));
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_ehci_hcd_init(int port)
|
|
|
|
{
|
|
|
|
u32 *usbnc_usb_ctrl;
|
|
|
|
|
|
|
|
if (port > 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
|
|
|
|
port * 4);
|
|
|
|
|
|
|
|
setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_ehci_power(int port, int on)
|
|
|
|
{
|
|
|
|
switch (port) {
|
|
|
|
case 0:
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
if (on)
|
|
|
|
gpio_direction_output(IMX_GPIO_NR(1, 29), 1);
|
|
|
|
else
|
|
|
|
gpio_direction_output(IMX_GPIO_NR(1, 29), 0);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("MXC USB port %d not yet supported\n", port);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-09-13 03:18:20 +00:00
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
setup_iomux_uart();
|
2013-07-25 17:12:14 +00:00
|
|
|
#if defined(CONFIG_VIDEO_IPUV3)
|
|
|
|
setup_display();
|
|
|
|
#endif
|
2012-09-13 03:18:20 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
/* address of boot parameters */
|
|
|
|
gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
|
|
|
|
|
2013-11-08 18:20:54 +00:00
|
|
|
#ifdef CONFIG_MXC_SPI
|
|
|
|
setup_spi();
|
|
|
|
#endif
|
2014-05-09 16:15:42 +00:00
|
|
|
setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
|
|
|
|
|
2014-12-02 01:55:27 +00:00
|
|
|
#ifdef CONFIG_USB_EHCI_MX6
|
|
|
|
setup_usb();
|
|
|
|
#endif
|
|
|
|
|
2014-05-09 16:15:42 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-06 08:29:00 +00:00
|
|
|
int power_init_board(void)
|
2014-05-09 16:15:42 +00:00
|
|
|
{
|
|
|
|
struct pmic *p;
|
2015-07-21 23:02:49 +00:00
|
|
|
unsigned int reg;
|
|
|
|
int ret;
|
2014-05-09 16:15:42 +00:00
|
|
|
|
2014-11-06 08:29:00 +00:00
|
|
|
p = pfuze_common_init(I2C_PMIC);
|
|
|
|
if (!p)
|
|
|
|
return -ENODEV;
|
2014-05-09 16:15:42 +00:00
|
|
|
|
2015-01-27 02:14:04 +00:00
|
|
|
ret = pfuze_mode_init(p, APS_PFM);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2014-05-09 16:15:42 +00:00
|
|
|
/* Increase VGEN3 from 2.5 to 2.8V */
|
|
|
|
pmic_reg_read(p, PFUZE100_VGEN3VOL, ®);
|
2014-11-06 08:29:00 +00:00
|
|
|
reg &= ~LDO_VOL_MASK;
|
|
|
|
reg |= LDOB_2_80V;
|
2014-05-09 16:15:42 +00:00
|
|
|
pmic_reg_write(p, PFUZE100_VGEN3VOL, reg);
|
|
|
|
|
|
|
|
/* Increase VGEN5 from 2.8 to 3V */
|
|
|
|
pmic_reg_read(p, PFUZE100_VGEN5VOL, ®);
|
2014-11-06 08:29:00 +00:00
|
|
|
reg &= ~LDO_VOL_MASK;
|
|
|
|
reg |= LDOB_3_00V;
|
2014-05-09 16:15:42 +00:00
|
|
|
pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
|
|
|
|
|
2012-09-13 03:18:20 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
spi: mxc: fix sf probe when using mxc_spi
MXC SPI driver has a feature whereas a GPIO line can be used to force CS high
across multiple transactions. This is set up by embedding the GPIO information
in the CS value:
cs = (cs | gpio << 8)
This merge of cs and gpio data into one value breaks the sf probe command:
if the use of gpio is required, invoking "sf probe <cs>" will not work, because
the CS argument doesn't have the GPIO information in it. Instead, the user must
use "sf probe <cs | gpio << 8>". For example, if bank 2 gpio 30 is used to force
cs high on cs 0, bus 0, then instead of typing "sf probe 0" the user now must
type "sf probe 15872".
This is inconsistent with the description of the sf probe command, and forces
the user to be aware of implementaiton details.
Fix this by introducing a new board function: board_spi_cs_gpio(), which will
accept a naked CS value, and provide the driver with the relevant GPIO, if one
is necessary.
Cc: Eric Nelson <eric.nelson@boundarydevices.com>
Cc: Eric Benard <eric@eukrea.com>
Cc: Fabio Estevam <fabio.estevam@freescale.com>
Cc: Tim Harvey <tharvey@gateworks.com>
Cc: Stefano Babic <sbabic@denx.de>
Cc: Tom Rini <trini@ti.com>
Cc: Marek Vasut <marex@denx.de>
Reviewed-by: Marek Vasut <marex@denx.de>
Signed-off-by: Nikita Kiryanov <nikita@compulab.co.il>
Reviewed-by: Jagannadha Sutradharudu Teki <jaganna@xilinx.com>
2014-08-20 12:08:50 +00:00
|
|
|
#ifdef CONFIG_MXC_SPI
|
|
|
|
int board_spi_cs_gpio(unsigned bus, unsigned cs)
|
|
|
|
{
|
|
|
|
return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 9)) : -1;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2013-03-16 08:05:07 +00:00
|
|
|
#ifdef CONFIG_CMD_BMODE
|
|
|
|
static const struct boot_mode board_boot_modes[] = {
|
|
|
|
/* 4 bit bus width */
|
|
|
|
{"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
|
|
|
|
{"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
|
|
|
|
/* 8 bit bus width */
|
|
|
|
{"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
|
|
|
|
{NULL, 0},
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int board_late_init(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_CMD_BMODE
|
|
|
|
add_board_boot_modes(board_boot_modes);
|
|
|
|
#endif
|
2015-07-11 03:38:46 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
|
|
|
|
setenv("board_name", "SABRESD");
|
|
|
|
|
2015-10-15 10:05:59 +00:00
|
|
|
if (is_mx6dqp())
|
|
|
|
setenv("board_rev", "MX6QP");
|
|
|
|
else if (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
|
2015-07-11 03:38:46 +00:00
|
|
|
setenv("board_rev", "MX6Q");
|
|
|
|
else if (is_cpu_type(MXC_CPU_MX6DL) || is_cpu_type(MXC_CPU_MX6SOLO))
|
|
|
|
setenv("board_rev", "MX6DL");
|
|
|
|
#endif
|
|
|
|
|
2013-03-16 08:05:07 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-09-13 03:18:20 +00:00
|
|
|
int checkboard(void)
|
|
|
|
{
|
2013-06-04 07:00:15 +00:00
|
|
|
puts("Board: MX6-SabreSD\n");
|
2012-09-13 03:18:20 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2014-11-12 22:27:45 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#include <spl.h>
|
|
|
|
#include <libfdt.h>
|
|
|
|
|
|
|
|
const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
|
|
|
|
.dram_sdclk_0 = 0x00020030,
|
|
|
|
.dram_sdclk_1 = 0x00020030,
|
|
|
|
.dram_cas = 0x00020030,
|
|
|
|
.dram_ras = 0x00020030,
|
|
|
|
.dram_reset = 0x00020030,
|
|
|
|
.dram_sdcke0 = 0x00003000,
|
|
|
|
.dram_sdcke1 = 0x00003000,
|
|
|
|
.dram_sdba2 = 0x00000000,
|
|
|
|
.dram_sdodt0 = 0x00003030,
|
|
|
|
.dram_sdodt1 = 0x00003030,
|
|
|
|
.dram_sdqs0 = 0x00000030,
|
|
|
|
.dram_sdqs1 = 0x00000030,
|
|
|
|
.dram_sdqs2 = 0x00000030,
|
|
|
|
.dram_sdqs3 = 0x00000030,
|
|
|
|
.dram_sdqs4 = 0x00000030,
|
|
|
|
.dram_sdqs5 = 0x00000030,
|
|
|
|
.dram_sdqs6 = 0x00000030,
|
|
|
|
.dram_sdqs7 = 0x00000030,
|
|
|
|
.dram_dqm0 = 0x00020030,
|
|
|
|
.dram_dqm1 = 0x00020030,
|
|
|
|
.dram_dqm2 = 0x00020030,
|
|
|
|
.dram_dqm3 = 0x00020030,
|
|
|
|
.dram_dqm4 = 0x00020030,
|
|
|
|
.dram_dqm5 = 0x00020030,
|
|
|
|
.dram_dqm6 = 0x00020030,
|
|
|
|
.dram_dqm7 = 0x00020030,
|
|
|
|
};
|
|
|
|
|
2015-10-15 10:05:59 +00:00
|
|
|
const struct mx6dq_iomux_ddr_regs mx6dqp_ddr_ioregs = {
|
|
|
|
.dram_sdclk_0 = 0x00000030,
|
|
|
|
.dram_sdclk_1 = 0x00000030,
|
|
|
|
.dram_cas = 0x00000030,
|
|
|
|
.dram_ras = 0x00000030,
|
|
|
|
.dram_reset = 0x00000030,
|
|
|
|
.dram_sdcke0 = 0x00003000,
|
|
|
|
.dram_sdcke1 = 0x00003000,
|
|
|
|
.dram_sdba2 = 0x00000000,
|
|
|
|
.dram_sdodt0 = 0x00003030,
|
|
|
|
.dram_sdodt1 = 0x00003030,
|
|
|
|
.dram_sdqs0 = 0x00000030,
|
|
|
|
.dram_sdqs1 = 0x00000030,
|
|
|
|
.dram_sdqs2 = 0x00000030,
|
|
|
|
.dram_sdqs3 = 0x00000030,
|
|
|
|
.dram_sdqs4 = 0x00000030,
|
|
|
|
.dram_sdqs5 = 0x00000030,
|
|
|
|
.dram_sdqs6 = 0x00000030,
|
|
|
|
.dram_sdqs7 = 0x00000030,
|
|
|
|
.dram_dqm0 = 0x00000030,
|
|
|
|
.dram_dqm1 = 0x00000030,
|
|
|
|
.dram_dqm2 = 0x00000030,
|
|
|
|
.dram_dqm3 = 0x00000030,
|
|
|
|
.dram_dqm4 = 0x00000030,
|
|
|
|
.dram_dqm5 = 0x00000030,
|
|
|
|
.dram_dqm6 = 0x00000030,
|
|
|
|
.dram_dqm7 = 0x00000030,
|
|
|
|
};
|
|
|
|
|
2014-11-12 22:27:45 +00:00
|
|
|
const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
|
|
|
|
.grp_ddr_type = 0x000C0000,
|
|
|
|
.grp_ddrmode_ctl = 0x00020000,
|
|
|
|
.grp_ddrpke = 0x00000000,
|
|
|
|
.grp_addds = 0x00000030,
|
|
|
|
.grp_ctlds = 0x00000030,
|
|
|
|
.grp_ddrmode = 0x00020000,
|
|
|
|
.grp_b0ds = 0x00000030,
|
|
|
|
.grp_b1ds = 0x00000030,
|
|
|
|
.grp_b2ds = 0x00000030,
|
|
|
|
.grp_b3ds = 0x00000030,
|
|
|
|
.grp_b4ds = 0x00000030,
|
|
|
|
.grp_b5ds = 0x00000030,
|
|
|
|
.grp_b6ds = 0x00000030,
|
|
|
|
.grp_b7ds = 0x00000030,
|
|
|
|
};
|
|
|
|
|
|
|
|
const struct mx6_mmdc_calibration mx6_mmcd_calib = {
|
|
|
|
.p0_mpwldectrl0 = 0x001F001F,
|
|
|
|
.p0_mpwldectrl1 = 0x001F001F,
|
|
|
|
.p1_mpwldectrl0 = 0x00440044,
|
|
|
|
.p1_mpwldectrl1 = 0x00440044,
|
|
|
|
.p0_mpdgctrl0 = 0x434B0350,
|
|
|
|
.p0_mpdgctrl1 = 0x034C0359,
|
|
|
|
.p1_mpdgctrl0 = 0x434B0350,
|
|
|
|
.p1_mpdgctrl1 = 0x03650348,
|
|
|
|
.p0_mprddlctl = 0x4436383B,
|
|
|
|
.p1_mprddlctl = 0x39393341,
|
|
|
|
.p0_mpwrdlctl = 0x35373933,
|
|
|
|
.p1_mpwrdlctl = 0x48254A36,
|
|
|
|
};
|
|
|
|
|
2015-10-15 10:05:59 +00:00
|
|
|
const struct mx6_mmdc_calibration mx6dqp_mmcd_calib = {
|
|
|
|
.p0_mpwldectrl0 = 0x001B001E,
|
|
|
|
.p0_mpwldectrl1 = 0x002E0029,
|
|
|
|
.p1_mpwldectrl0 = 0x001B002A,
|
|
|
|
.p1_mpwldectrl1 = 0x0019002C,
|
|
|
|
.p0_mpdgctrl0 = 0x43240334,
|
|
|
|
.p0_mpdgctrl1 = 0x0324031A,
|
|
|
|
.p1_mpdgctrl0 = 0x43340344,
|
|
|
|
.p1_mpdgctrl1 = 0x03280276,
|
|
|
|
.p0_mprddlctl = 0x44383A3E,
|
|
|
|
.p1_mprddlctl = 0x3C3C3846,
|
|
|
|
.p0_mpwrdlctl = 0x2E303230,
|
|
|
|
.p1_mpwrdlctl = 0x38283E34,
|
|
|
|
};
|
|
|
|
|
2015-04-17 01:11:47 +00:00
|
|
|
/* MT41K128M16JT-125 */
|
2014-11-12 22:27:45 +00:00
|
|
|
static struct mx6_ddr3_cfg mem_ddr = {
|
|
|
|
.mem_speed = 1600,
|
2015-04-17 01:11:47 +00:00
|
|
|
.density = 2,
|
|
|
|
.width = 16,
|
2014-11-12 22:27:45 +00:00
|
|
|
.banks = 8,
|
|
|
|
.rowaddr = 14,
|
|
|
|
.coladdr = 10,
|
|
|
|
.pagesz = 2,
|
|
|
|
.trcd = 1375,
|
|
|
|
.trcmin = 4875,
|
|
|
|
.trasmin = 3500,
|
|
|
|
};
|
|
|
|
|
2014-11-14 11:36:59 +00:00
|
|
|
static void ccgr_init(void)
|
|
|
|
{
|
|
|
|
struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
|
|
|
|
|
|
|
|
writel(0x00C03F3F, &ccm->CCGR0);
|
|
|
|
writel(0x0030FC03, &ccm->CCGR1);
|
|
|
|
writel(0x0FFFC000, &ccm->CCGR2);
|
|
|
|
writel(0x3FF00000, &ccm->CCGR3);
|
|
|
|
writel(0x00FFF300, &ccm->CCGR4);
|
|
|
|
writel(0x0F0000C3, &ccm->CCGR5);
|
|
|
|
writel(0x000003FF, &ccm->CCGR6);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void gpr_init(void)
|
|
|
|
{
|
|
|
|
struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
|
|
|
|
|
|
|
|
/* enable AXI cache for VDOA/VPU/IPU */
|
|
|
|
writel(0xF00000CF, &iomux->gpr[4]);
|
2015-10-15 10:05:59 +00:00
|
|
|
if (is_mx6dqp()) {
|
|
|
|
/* set IPU AXI-id1 Qos=0x1 AXI-id0/2/3 Qos=0x7 */
|
|
|
|
writel(0x007F007F, &iomux->gpr[6]);
|
|
|
|
writel(0x007F007F, &iomux->gpr[7]);
|
|
|
|
} else {
|
|
|
|
/* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
|
|
|
|
writel(0x007F007F, &iomux->gpr[6]);
|
|
|
|
writel(0x007F007F, &iomux->gpr[7]);
|
|
|
|
}
|
2014-11-14 11:36:59 +00:00
|
|
|
}
|
|
|
|
|
2014-11-12 22:27:45 +00:00
|
|
|
/*
|
2014-11-15 16:57:52 +00:00
|
|
|
* This section requires the differentiation between iMX6 Sabre boards, but
|
|
|
|
* for now, it will configure only for the mx6q variant.
|
2014-11-12 22:27:45 +00:00
|
|
|
*/
|
|
|
|
static void spl_dram_init(void)
|
|
|
|
{
|
|
|
|
struct mx6_ddr_sysinfo sysinfo = {
|
|
|
|
/* width of data bus:0=16,1=32,2=64 */
|
2015-04-17 01:11:47 +00:00
|
|
|
.dsize = 2,
|
2014-11-12 22:27:45 +00:00
|
|
|
/* config for full 4GB range so that get_mem_size() works */
|
|
|
|
.cs_density = 32, /* 32Gb per CS */
|
|
|
|
/* single chip select */
|
|
|
|
.ncs = 1,
|
|
|
|
.cs1_mirror = 0,
|
|
|
|
.rtt_wr = 1 /*DDR3_RTT_60_OHM*/, /* RTT_Wr = RZQ/4 */
|
|
|
|
.rtt_nom = 1 /*DDR3_RTT_60_OHM*/, /* RTT_Nom = RZQ/4 */
|
|
|
|
.walat = 1, /* Write additional latency */
|
|
|
|
.ralat = 5, /* Read additional latency */
|
|
|
|
.mif3_mode = 3, /* Command prediction working mode */
|
|
|
|
.bi_on = 1, /* Bank interleaving enabled */
|
|
|
|
.sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
|
|
|
|
.rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
|
2015-08-17 08:11:03 +00:00
|
|
|
.ddr_type = DDR_TYPE_DDR3,
|
2014-11-12 22:27:45 +00:00
|
|
|
};
|
|
|
|
|
2015-10-15 10:05:59 +00:00
|
|
|
if (is_mx6dqp()) {
|
|
|
|
mx6dq_dram_iocfg(64, &mx6dqp_ddr_ioregs, &mx6_grp_ioregs);
|
|
|
|
mx6_dram_cfg(&sysinfo, &mx6dqp_mmcd_calib, &mem_ddr);
|
|
|
|
} else {
|
|
|
|
mx6dq_dram_iocfg(64, &mx6_ddr_ioregs, &mx6_grp_ioregs);
|
|
|
|
mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
|
|
|
|
}
|
2014-11-12 22:27:45 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
|
|
|
/* setup AIPS and disable watchdog */
|
|
|
|
arch_cpu_init();
|
|
|
|
|
2014-11-14 11:36:59 +00:00
|
|
|
ccgr_init();
|
|
|
|
gpr_init();
|
|
|
|
|
2014-11-12 22:27:45 +00:00
|
|
|
/* iomux and setup of i2c */
|
|
|
|
board_early_init_f();
|
|
|
|
|
|
|
|
/* setup GP timer */
|
|
|
|
timer_init();
|
|
|
|
|
|
|
|
/* UART clocks enabled and gd valid - init serial console */
|
|
|
|
preloader_console_init();
|
|
|
|
|
|
|
|
/* DDR initialization */
|
|
|
|
spl_dram_init();
|
|
|
|
|
|
|
|
/* Clear the BSS. */
|
|
|
|
memset(__bss_start, 0, __bss_end - __bss_start);
|
|
|
|
|
|
|
|
/* load/boot image from boot device */
|
|
|
|
board_init_r(NULL, 0);
|
|
|
|
}
|
|
|
|
#endif
|