2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-11-20 08:57:47 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2006 Freescale Semiconductor, Inc.
|
|
|
|
* Dave Liu <daveliu@freescale.com>
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 Logic Product Development, Inc.
|
|
|
|
* Peter Barada <peterb@logicpd.com>
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 MontaVista Software, Inc.
|
|
|
|
* Anton Vorontsov <avorontsov@ru.mvista.com>
|
|
|
|
*
|
2010-02-18 07:08:25 +00:00
|
|
|
* (C) Copyright 2008 - 2010
|
2008-11-20 08:57:47 +00:00
|
|
|
* Heiko Schocher, DENX Software Engineering, hs@denx.de.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-08-01 15:46:51 +00:00
|
|
|
#include <env.h>
|
2019-12-28 17:44:54 +00:00
|
|
|
#include <fdt_support.h>
|
2019-11-14 19:57:46 +00:00
|
|
|
#include <init.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
#include <ioports.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
#include <mpc83xx.h>
|
|
|
|
#include <i2c.h>
|
|
|
|
#include <miiphy.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/mmu.h>
|
2009-02-24 10:30:48 +00:00
|
|
|
#include <asm/processor.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
#include <pci.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2012-05-04 08:55:56 +00:00
|
|
|
#include <post.h>
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2008-11-21 07:29:40 +00:00
|
|
|
#include "../common/common.h"
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2015-02-10 16:10:16 +00:00
|
|
|
static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
|
|
|
|
|
2013-07-04 13:37:31 +00:00
|
|
|
const qe_iop_conf_t qe_iop_conf_tab[] = {
|
2008-11-20 08:57:47 +00:00
|
|
|
/* port pin dir open_drain assign */
|
2019-01-21 08:17:28 +00:00
|
|
|
#if defined(CONFIG_ARCH_MPC8360)
|
2008-11-20 08:57:47 +00:00
|
|
|
/* MDIO */
|
|
|
|
{0, 1, 3, 0, 2}, /* MDIO */
|
|
|
|
{0, 2, 1, 0, 1}, /* MDC */
|
|
|
|
|
|
|
|
/* UCC4 - UEC */
|
|
|
|
{1, 14, 1, 0, 1}, /* TxD0 */
|
|
|
|
{1, 15, 1, 0, 1}, /* TxD1 */
|
|
|
|
{1, 20, 2, 0, 1}, /* RxD0 */
|
|
|
|
{1, 21, 2, 0, 1}, /* RxD1 */
|
|
|
|
{1, 18, 1, 0, 1}, /* TX_EN */
|
|
|
|
{1, 26, 2, 0, 1}, /* RX_DV */
|
|
|
|
{1, 27, 2, 0, 1}, /* RX_ER */
|
|
|
|
{1, 24, 2, 0, 1}, /* COL */
|
|
|
|
{1, 25, 2, 0, 1}, /* CRS */
|
|
|
|
{2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
|
|
|
|
{2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
|
|
|
|
|
|
|
|
/* DUART - UART2 */
|
|
|
|
{5, 0, 1, 0, 2}, /* UART2_SOUT */
|
|
|
|
{5, 2, 1, 0, 1}, /* UART2_RTS */
|
|
|
|
{5, 3, 2, 0, 2}, /* UART2_SIN */
|
|
|
|
{5, 1, 2, 0, 3}, /* UART2_CTS */
|
2019-01-21 08:17:24 +00:00
|
|
|
#elif !defined(CONFIG_ARCH_MPC8309)
|
2010-02-18 07:08:25 +00:00
|
|
|
/* Local Bus */
|
|
|
|
{0, 16, 1, 0, 3}, /* LA00 */
|
|
|
|
{0, 17, 1, 0, 3}, /* LA01 */
|
|
|
|
{0, 18, 1, 0, 3}, /* LA02 */
|
|
|
|
{0, 19, 1, 0, 3}, /* LA03 */
|
|
|
|
{0, 20, 1, 0, 3}, /* LA04 */
|
|
|
|
{0, 21, 1, 0, 3}, /* LA05 */
|
|
|
|
{0, 22, 1, 0, 3}, /* LA06 */
|
|
|
|
{0, 23, 1, 0, 3}, /* LA07 */
|
|
|
|
{0, 24, 1, 0, 3}, /* LA08 */
|
|
|
|
{0, 25, 1, 0, 3}, /* LA09 */
|
|
|
|
{0, 26, 1, 0, 3}, /* LA10 */
|
|
|
|
{0, 27, 1, 0, 3}, /* LA11 */
|
|
|
|
{0, 28, 1, 0, 3}, /* LA12 */
|
|
|
|
{0, 29, 1, 0, 3}, /* LA13 */
|
|
|
|
{0, 30, 1, 0, 3}, /* LA14 */
|
|
|
|
{0, 31, 1, 0, 3}, /* LA15 */
|
|
|
|
|
|
|
|
/* MDIO */
|
|
|
|
{3, 4, 3, 0, 2}, /* MDIO */
|
|
|
|
{3, 5, 1, 0, 2}, /* MDC */
|
|
|
|
|
|
|
|
/* UCC4 - UEC */
|
|
|
|
{1, 18, 1, 0, 1}, /* TxD0 */
|
|
|
|
{1, 19, 1, 0, 1}, /* TxD1 */
|
|
|
|
{1, 22, 2, 0, 1}, /* RxD0 */
|
|
|
|
{1, 23, 2, 0, 1}, /* RxD1 */
|
|
|
|
{1, 26, 2, 0, 1}, /* RxER */
|
|
|
|
{1, 28, 2, 0, 1}, /* Rx_DV */
|
|
|
|
{1, 30, 1, 0, 1}, /* TxEN */
|
|
|
|
{1, 31, 2, 0, 1}, /* CRS */
|
|
|
|
{3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
|
|
|
|
#endif
|
2008-11-20 08:57:47 +00:00
|
|
|
|
|
|
|
/* END of table */
|
|
|
|
{0, 0, 0, 0, QE_IOP_TAB_END},
|
|
|
|
};
|
|
|
|
|
2013-01-21 03:55:16 +00:00
|
|
|
static int piggy_present(void)
|
|
|
|
{
|
|
|
|
struct km_bec_fpga __iomem *base =
|
|
|
|
(struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
|
|
|
|
|
|
|
|
return in_8(&base->bprth) & PIGGY_PRESENT;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ethernet_present(void)
|
|
|
|
{
|
|
|
|
return piggy_present();
|
|
|
|
}
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
int board_early_init_r(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2011-03-08 09:47:39 +00:00
|
|
|
struct km_bec_fpga *base =
|
|
|
|
(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2019-01-21 08:17:28 +00:00
|
|
|
#if defined(CONFIG_ARCH_MPC8360)
|
2010-02-18 07:08:25 +00:00
|
|
|
unsigned short svid;
|
2008-11-20 08:57:47 +00:00
|
|
|
/*
|
|
|
|
* Because of errata in the UCCs, we have to write to the reserved
|
|
|
|
* registers to slow the clocks down.
|
|
|
|
*/
|
2011-03-15 15:52:29 +00:00
|
|
|
svid = SVR_REV(mfspr(SVR));
|
2009-02-24 10:30:48 +00:00
|
|
|
switch (svid) {
|
|
|
|
case 0x0020:
|
2011-03-15 15:52:29 +00:00
|
|
|
/*
|
|
|
|
* MPC8360ECE.pdf QE_ENET10 table 4:
|
|
|
|
* IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
|
|
|
|
* IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
|
|
|
|
*/
|
2009-02-24 10:30:48 +00:00
|
|
|
setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
|
|
|
|
break;
|
|
|
|
case 0x0021:
|
2011-03-15 15:52:29 +00:00
|
|
|
/*
|
|
|
|
* MPC8360ECE.pdf QE_ENET10 table 4:
|
|
|
|
* IMMR + 0x14AC[24:27] = 1010
|
|
|
|
*/
|
2009-02-24 10:30:48 +00:00
|
|
|
clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
|
|
|
|
0x00000050, 0x000000a0);
|
|
|
|
break;
|
|
|
|
}
|
2010-02-18 07:08:25 +00:00
|
|
|
#endif
|
|
|
|
|
2008-11-20 08:57:47 +00:00
|
|
|
/* enable the PHY on the PIGGY */
|
2011-03-15 15:52:29 +00:00
|
|
|
setbits_8(&base->pgy_eth, 0x01);
|
2010-01-07 07:55:50 +00:00
|
|
|
/* enable the Unit LED (green) */
|
2011-03-15 15:52:29 +00:00
|
|
|
setbits_8(&base->oprth, WRL_BOOT);
|
2012-05-04 08:55:55 +00:00
|
|
|
/* enable Application Buffer */
|
|
|
|
setbits_8(&base->oprtl, OPRTL_XBUFENA);
|
2008-11-20 08:57:47 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
int misc_init_r(void)
|
2009-02-24 10:30:34 +00:00
|
|
|
{
|
2019-11-25 16:24:14 +00:00
|
|
|
ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
|
|
|
|
CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
|
2009-02-24 10:30:34 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-04-26 11:07:28 +00:00
|
|
|
int last_stage_init(void)
|
|
|
|
{
|
2019-01-21 08:17:35 +00:00
|
|
|
#if defined(CONFIG_TARGET_KMCOGE5NE)
|
2012-05-04 08:55:57 +00:00
|
|
|
struct bfticu_iomap *base =
|
|
|
|
(struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
|
|
|
|
u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
|
|
|
|
|
|
|
|
if (dip_switch != 0) {
|
|
|
|
/* start bootloader */
|
|
|
|
puts("DIP: Enabled\n");
|
2017-08-03 18:22:09 +00:00
|
|
|
env_set("actual_bank", "0");
|
2012-05-04 08:55:57 +00:00
|
|
|
}
|
|
|
|
#endif
|
2010-04-26 11:07:28 +00:00
|
|
|
set_km_env();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-05-06 13:02:40 +00:00
|
|
|
static int fixed_sdram(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2011-03-15 15:52:29 +00:00
|
|
|
immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
|
2008-11-20 08:57:47 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
u32 ddr_size;
|
|
|
|
u32 ddr_size_log2;
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
|
2012-03-21 12:42:43 +00:00
|
|
|
out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
|
2011-03-15 15:52:29 +00:00
|
|
|
out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
|
|
|
|
out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
|
|
|
|
out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
|
|
|
|
out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
|
|
|
|
out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
|
|
|
|
out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
|
|
|
|
out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
|
|
|
|
out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
|
|
|
|
out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
|
|
|
|
out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
|
|
|
|
out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
|
|
|
|
udelay(200);
|
2011-11-10 14:52:43 +00:00
|
|
|
setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2009-02-24 10:30:40 +00:00
|
|
|
msize = CONFIG_SYS_DDR_SIZE << 20;
|
2011-03-15 15:52:29 +00:00
|
|
|
disable_addr_trans();
|
2019-01-21 08:18:15 +00:00
|
|
|
msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize);
|
2011-03-15 15:52:29 +00:00
|
|
|
enable_addr_trans();
|
2009-02-24 10:30:40 +00:00
|
|
|
msize /= (1024 * 1024);
|
|
|
|
if (CONFIG_SYS_DDR_SIZE != msize) {
|
|
|
|
for (ddr_size = msize << 20, ddr_size_log2 = 0;
|
2011-03-15 15:52:29 +00:00
|
|
|
(ddr_size > 1);
|
|
|
|
ddr_size = ddr_size >> 1, ddr_size_log2++)
|
2009-02-24 10:30:40 +00:00
|
|
|
if (ddr_size & 1)
|
|
|
|
return -1;
|
2011-03-15 15:52:29 +00:00
|
|
|
out_be32(&im->sysconf.ddrlaw[0].ar,
|
|
|
|
(LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
|
|
|
|
out_be32(&im->ddr.csbnds[0].csbnds,
|
|
|
|
(((msize / 16) - 1) & 0xff));
|
2009-02-24 10:30:40 +00:00
|
|
|
}
|
|
|
|
|
2008-11-20 08:57:47 +00:00
|
|
|
return msize;
|
|
|
|
}
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2011-03-15 15:52:29 +00:00
|
|
|
immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
|
2008-11-20 08:57:47 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
|
2017-03-31 14:40:25 +00:00
|
|
|
return -ENXIO;
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
out_be32(&im->sysconf.ddrlaw[0].bar,
|
2019-01-21 08:18:15 +00:00
|
|
|
CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR);
|
2011-03-15 15:52:29 +00:00
|
|
|
msize = fixed_sdram();
|
2008-11-20 08:57:47 +00:00
|
|
|
|
2009-06-30 22:15:50 +00:00
|
|
|
#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
|
2008-11-20 08:57:47 +00:00
|
|
|
/*
|
|
|
|
* Initialize DDR ECC byte
|
|
|
|
*/
|
2011-03-15 15:52:29 +00:00
|
|
|
ddr_enable_ecc(msize * 1024 * 1024);
|
2008-11-20 08:57:47 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* return total bus SDRAM size(bytes) -- DDR */
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = msize * 1024 * 1024;
|
|
|
|
|
|
|
|
return 0;
|
2008-11-20 08:57:47 +00:00
|
|
|
}
|
|
|
|
|
2011-03-15 15:52:29 +00:00
|
|
|
int checkboard(void)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2019-11-26 18:09:02 +00:00
|
|
|
puts("Board: ABB " CONFIG_SYS_CONFIG_NAME);
|
2010-02-18 07:08:25 +00:00
|
|
|
|
2013-01-21 03:55:16 +00:00
|
|
|
if (piggy_present())
|
2011-03-15 15:52:29 +00:00
|
|
|
puts(" with PIGGY.");
|
|
|
|
puts("\n");
|
2008-11-20 08:57:47 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-06-26 06:13:33 +00:00
|
|
|
int ft_board_setup(void *blob, struct bd_info *bd)
|
2008-11-20 08:57:47 +00:00
|
|
|
{
|
2010-02-18 07:08:25 +00:00
|
|
|
ft_cpu_setup(blob, bd);
|
2014-10-24 00:58:47 +00:00
|
|
|
|
|
|
|
return 0;
|
2008-11-20 08:57:47 +00:00
|
|
|
}
|
2009-02-24 10:30:34 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_HUSH_INIT_VAR)
|
2011-03-15 15:52:29 +00:00
|
|
|
int hush_init_var(void)
|
2009-02-24 10:30:34 +00:00
|
|
|
{
|
2015-02-10 16:10:16 +00:00
|
|
|
ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
|
2009-02-24 10:30:34 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
2012-05-04 08:55:56 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_POST)
|
|
|
|
int post_hotkeys_pressed(void)
|
|
|
|
{
|
|
|
|
int testpin = 0;
|
|
|
|
struct km_bec_fpga *base =
|
|
|
|
(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
|
|
|
|
int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
|
|
|
|
testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
|
|
|
|
debug("post_hotkeys_pressed: %d\n", !testpin);
|
|
|
|
return testpin;
|
|
|
|
}
|
|
|
|
|
|
|
|
ulong post_word_load(void)
|
|
|
|
{
|
|
|
|
void* addr = (ulong *) (CPM_POST_WORD_ADDR);
|
|
|
|
debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
|
|
|
|
return in_le32(addr);
|
|
|
|
|
|
|
|
}
|
|
|
|
void post_word_store(ulong value)
|
|
|
|
{
|
|
|
|
void* addr = (ulong *) (CPM_POST_WORD_ADDR);
|
|
|
|
debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
|
|
|
|
out_le32(addr, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
|
|
|
|
{
|
2020-05-04 13:26:21 +00:00
|
|
|
/*
|
|
|
|
* These match CONFIG_SYS_MEMTEST_START and
|
|
|
|
* (CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START)
|
|
|
|
*/
|
|
|
|
*vstart = 0x00100000;
|
|
|
|
*size = 0xe00000;
|
2012-05-04 08:55:56 +00:00
|
|
|
debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|