2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2017-04-25 18:44:43 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2016-2017 Intel Corporation
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <altera.h>
|
|
|
|
#include <common.h>
|
|
|
|
#include <errno.h>
|
|
|
|
#include <fdtdec.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2017-04-25 18:44:43 +00:00
|
|
|
#include <miiphy.h>
|
|
|
|
#include <netdev.h>
|
|
|
|
#include <ns16550.h>
|
|
|
|
#include <watchdog.h>
|
|
|
|
#include <asm/arch/misc.h>
|
|
|
|
#include <asm/arch/pinmux.h>
|
|
|
|
#include <asm/arch/reset_manager.h>
|
2018-06-01 08:13:19 +00:00
|
|
|
#include <asm/arch/reset_manager_arria10.h>
|
2017-04-25 18:44:43 +00:00
|
|
|
#include <asm/arch/sdram_arria10.h>
|
|
|
|
#include <asm/arch/system_manager.h>
|
|
|
|
#include <asm/arch/nic301.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/pl310.h>
|
|
|
|
|
|
|
|
#define PINMUX_UART0_TX_SHARED_IO_OFFSET_Q1_3 0x08
|
|
|
|
#define PINMUX_UART0_TX_SHARED_IO_OFFSET_Q2_11 0x58
|
|
|
|
#define PINMUX_UART0_TX_SHARED_IO_OFFSET_Q3_3 0x68
|
|
|
|
#define PINMUX_UART1_TX_SHARED_IO_OFFSET_Q1_7 0x18
|
|
|
|
#define PINMUX_UART1_TX_SHARED_IO_OFFSET_Q3_7 0x78
|
|
|
|
#define PINMUX_UART1_TX_SHARED_IO_OFFSET_Q4_3 0x98
|
|
|
|
|
2018-12-20 02:35:15 +00:00
|
|
|
/*
|
|
|
|
* FPGA programming support for SoC FPGA Arria 10
|
|
|
|
*/
|
|
|
|
static Altera_desc altera_fpga[] = {
|
|
|
|
{
|
|
|
|
/* Family */
|
|
|
|
Altera_SoCFPGA,
|
|
|
|
/* Interface type */
|
|
|
|
fast_passive_parallel,
|
|
|
|
/* No limitation as additional data will be ignored */
|
|
|
|
-1,
|
|
|
|
/* No device function table */
|
|
|
|
NULL,
|
|
|
|
/* Base interface address specified in driver */
|
|
|
|
NULL,
|
|
|
|
/* No cookie implementation */
|
|
|
|
0
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-04-25 18:44:43 +00:00
|
|
|
#if defined(CONFIG_SPL_BUILD)
|
|
|
|
static struct pl310_regs *const pl310 =
|
|
|
|
(struct pl310_regs *)CONFIG_SYS_PL310_BASE;
|
|
|
|
static const struct socfpga_noc_fw_ocram *noc_fw_ocram_base =
|
|
|
|
(void *)SOCFPGA_SDR_FIREWALL_OCRAM_ADDRESS;
|
|
|
|
|
|
|
|
/*
|
|
|
|
+ * This function initializes security policies to be consistent across
|
|
|
|
+ * all logic units in the Arria 10.
|
|
|
|
+ *
|
|
|
|
+ * The idea is to set all security policies to be normal, nonsecure
|
|
|
|
+ * for all units.
|
|
|
|
+ */
|
2018-08-18 17:11:52 +00:00
|
|
|
void socfpga_init_security_policies(void)
|
2017-04-25 18:44:43 +00:00
|
|
|
{
|
|
|
|
/* Put OCRAM in non-secure */
|
|
|
|
writel(0x003f0000, &noc_fw_ocram_base->region0);
|
|
|
|
writel(0x1, &noc_fw_ocram_base->enable);
|
2018-07-12 13:34:23 +00:00
|
|
|
|
|
|
|
/* Put DDR in non-secure */
|
|
|
|
writel(0xffff0000, SOCFPGA_SDR_FIREWALL_L3_ADDRESS + 0xc);
|
|
|
|
writel(0x1, SOCFPGA_SDR_FIREWALL_L3_ADDRESS);
|
|
|
|
|
|
|
|
/* Enable priviledged and non-priviledged access to L4 peripherals */
|
|
|
|
writel(~0, SOCFPGA_NOC_L4_PRIV_FLT_OFST);
|
|
|
|
|
|
|
|
/* Enable secure and non-secure transactions to bridges */
|
|
|
|
writel(~0, SOCFPGA_NOC_FW_H2F_SCR_OFST);
|
|
|
|
writel(~0, SOCFPGA_NOC_FW_H2F_SCR_OFST + 4);
|
|
|
|
|
2019-11-08 02:38:20 +00:00
|
|
|
writel(0x0007FFFF,
|
|
|
|
socfpga_get_sysmgr_addr() + SYSMGR_A10_ECC_INTMASK_SET);
|
2017-04-25 18:44:43 +00:00
|
|
|
}
|
|
|
|
|
2018-08-18 17:11:52 +00:00
|
|
|
void socfpga_sdram_remap_zero(void)
|
2017-04-25 18:44:43 +00:00
|
|
|
{
|
|
|
|
/* Configure the L2 controller to make SDRAM start at 0 */
|
|
|
|
writel(0x1, &pl310->pl310_addr_filter_start);
|
|
|
|
}
|
2018-08-18 17:11:52 +00:00
|
|
|
#endif
|
|
|
|
|
2017-04-25 18:44:43 +00:00
|
|
|
int arch_early_init_r(void)
|
|
|
|
{
|
2018-08-18 17:11:52 +00:00
|
|
|
/* Add device descriptor to FPGA device table */
|
2018-12-20 02:35:15 +00:00
|
|
|
socfpga_fpga_add(&altera_fpga[0]);
|
2018-08-18 17:11:52 +00:00
|
|
|
|
2017-04-25 18:44:43 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Print CPU information
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_DISPLAY_CPUINFO)
|
|
|
|
int print_cpuinfo(void)
|
|
|
|
{
|
2019-11-08 02:38:20 +00:00
|
|
|
const u32 bootinfo = readl(socfpga_get_sysmgr_addr() +
|
|
|
|
SYSMGR_A10_BOOTINFO);
|
|
|
|
const u32 bsel = SYSMGR_GET_BOOTINFO_BSEL(bootinfo);
|
2017-04-25 18:44:43 +00:00
|
|
|
|
|
|
|
puts("CPU: Altera SoCFPGA Arria 10\n");
|
|
|
|
|
|
|
|
printf("BOOT: %s\n", bsel_str[bsel].name);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2019-04-16 20:28:08 +00:00
|
|
|
void do_bridge_reset(int enable, unsigned int mask)
|
2018-06-01 08:13:19 +00:00
|
|
|
{
|
|
|
|
if (enable)
|
|
|
|
socfpga_reset_deassert_bridges_handoff();
|
|
|
|
else
|
|
|
|
socfpga_bridges_reset();
|
|
|
|
}
|