2003-12-08 01:34:36 +00:00
|
|
|
/*
|
2004-02-12 00:47:09 +00:00
|
|
|
* (C) Copyright 2002
|
2003-12-08 01:34:36 +00:00
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2003-12-08 01:34:36 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2010-03-12 04:12:53 +00:00
|
|
|
#include <asm/immap.h>
|
|
|
|
#include <asm/cache.h>
|
2003-12-08 01:34:36 +00:00
|
|
|
|
2010-03-12 04:12:53 +00:00
|
|
|
volatile int *cf_icache_status = (int *)ICACHE_STATUS;
|
|
|
|
volatile int *cf_dcache_status = (int *)DCACHE_STATUS;
|
|
|
|
|
|
|
|
void flush_cache(ulong start_addr, ulong size)
|
2003-12-08 01:34:36 +00:00
|
|
|
{
|
2004-02-12 00:47:09 +00:00
|
|
|
/* Must be implemented for all M68k processors with copy-back data cache */
|
2003-12-08 01:34:36 +00:00
|
|
|
}
|
2010-03-12 04:12:53 +00:00
|
|
|
|
|
|
|
int icache_status(void)
|
|
|
|
{
|
|
|
|
return *cf_icache_status;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dcache_status(void)
|
|
|
|
{
|
|
|
|
return *cf_dcache_status;
|
|
|
|
}
|
|
|
|
|
|
|
|
void icache_enable(void)
|
|
|
|
{
|
|
|
|
icache_invalid();
|
|
|
|
|
|
|
|
*cf_icache_status = 1;
|
|
|
|
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr2"::"r"(CONFIG_SYS_CACHE_ACR2));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr3"::"r"(CONFIG_SYS_CACHE_ACR3));
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr6"::"r"(CONFIG_SYS_CACHE_ACR6));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr7"::"r"(CONFIG_SYS_CACHE_ACR7));
|
2017-05-31 19:32:48 +00:00
|
|
|
#endif
|
2010-03-12 04:12:53 +00:00
|
|
|
#else
|
|
|
|
__asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
|
|
|
|
#endif
|
|
|
|
|
|
|
|
__asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_ICACR));
|
|
|
|
}
|
|
|
|
|
|
|
|
void icache_disable(void)
|
|
|
|
{
|
|
|
|
u32 temp = 0;
|
|
|
|
|
|
|
|
*cf_icache_status = 0;
|
|
|
|
icache_invalid();
|
|
|
|
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr2"::"r"(temp));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr3"::"r"(temp));
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr6"::"r"(temp));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr7"::"r"(temp));
|
2017-05-31 19:32:48 +00:00
|
|
|
#endif
|
2010-03-12 04:12:53 +00:00
|
|
|
#else
|
|
|
|
__asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void icache_invalid(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
|
|
|
|
temp = CONFIG_SYS_ICACHE_INV;
|
|
|
|
if (*cf_icache_status)
|
|
|
|
temp |= CONFIG_SYS_CACHE_ICACR;
|
|
|
|
|
|
|
|
__asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* data cache only for ColdFire V4 such as MCF547x_8x, MCF5445x
|
|
|
|
* the dcache will be dummy in ColdFire V2 and V3
|
|
|
|
*/
|
|
|
|
void dcache_enable(void)
|
|
|
|
{
|
|
|
|
dcache_invalid();
|
|
|
|
*cf_dcache_status = 1;
|
|
|
|
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr4"::"r"(CONFIG_SYS_CACHE_ACR4));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr5"::"r"(CONFIG_SYS_CACHE_ACR5));
|
2017-05-31 19:32:48 +00:00
|
|
|
#endif
|
2010-03-12 04:12:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
__asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_DCACR));
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_disable(void)
|
|
|
|
{
|
|
|
|
u32 temp = 0;
|
|
|
|
|
|
|
|
*cf_dcache_status = 0;
|
|
|
|
dcache_invalid();
|
|
|
|
|
|
|
|
__asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
|
|
|
|
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
__asm__ __volatile__("movec %0, %%acr4"::"r"(temp));
|
|
|
|
__asm__ __volatile__("movec %0, %%acr5"::"r"(temp));
|
2017-05-31 19:32:48 +00:00
|
|
|
#endif
|
2010-03-12 04:12:53 +00:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_invalid(void)
|
|
|
|
{
|
2017-05-31 19:32:48 +00:00
|
|
|
#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
|
2010-03-12 04:12:53 +00:00
|
|
|
u32 temp;
|
|
|
|
|
|
|
|
temp = CONFIG_SYS_DCACHE_INV;
|
|
|
|
if (*cf_dcache_status)
|
|
|
|
temp |= CONFIG_SYS_CACHE_DCACR;
|
|
|
|
if (*cf_icache_status)
|
|
|
|
temp |= CONFIG_SYS_CACHE_ICACR;
|
|
|
|
|
|
|
|
__asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
|
|
|
|
#endif
|
|
|
|
}
|
2015-07-27 03:40:15 +00:00
|
|
|
|
|
|
|
__weak void invalidate_dcache_range(unsigned long start, unsigned long stop)
|
|
|
|
{
|
|
|
|
/* An empty stub, real implementation should be in platform code */
|
|
|
|
}
|
|
|
|
__weak void flush_dcache_range(unsigned long start, unsigned long stop)
|
|
|
|
{
|
|
|
|
/* An empty stub, real implementation should be in platform code */
|
|
|
|
}
|