2021-06-02 07:58:23 +00:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
|
|
|
/*
|
|
|
|
* (C) Copyright 2021 Rockchip Electronics Co., Ltd
|
|
|
|
*/
|
|
|
|
|
2022-09-02 13:10:52 +00:00
|
|
|
#include "rockchip-u-boot.dtsi"
|
|
|
|
|
2021-06-02 07:58:23 +00:00
|
|
|
/ {
|
|
|
|
aliases {
|
|
|
|
mmc0 = &sdhci;
|
|
|
|
mmc1 = &sdmmc0;
|
|
|
|
};
|
|
|
|
|
2021-10-26 02:42:20 +00:00
|
|
|
chosen {
|
|
|
|
u-boot,spl-boot-order = &sdhci, &sdmmc0;
|
|
|
|
};
|
|
|
|
|
2021-06-02 07:58:23 +00:00
|
|
|
dmc: dmc {
|
|
|
|
compatible = "rockchip,rk3568-dmc";
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
status = "okay";
|
|
|
|
};
|
2023-02-22 22:44:41 +00:00
|
|
|
|
|
|
|
otp: nvmem@fe38c000 {
|
|
|
|
compatible = "rockchip,rk3568-otp";
|
|
|
|
reg = <0x0 0xfe38c000 0x0 0x4000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
cpu_id: id@a {
|
|
|
|
reg = <0x0a 0x10>;
|
|
|
|
};
|
|
|
|
};
|
2021-06-02 07:58:23 +00:00
|
|
|
};
|
|
|
|
|
2023-02-17 11:58:42 +00:00
|
|
|
&combphy1 {
|
|
|
|
/delete-property/ assigned-clocks;
|
|
|
|
/delete-property/ assigned-clock-rates;
|
|
|
|
};
|
|
|
|
|
2021-06-02 07:58:23 +00:00
|
|
|
&cru {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&pmucru {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&grf {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&pmugrf {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
status = "okay";
|
|
|
|
};
|
2021-10-26 02:42:20 +00:00
|
|
|
|
2022-10-04 01:30:30 +00:00
|
|
|
&sdhci {
|
2021-10-26 02:42:20 +00:00
|
|
|
u-boot,dm-spl;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2022-10-04 01:30:30 +00:00
|
|
|
&sdmmc0 {
|
2021-10-26 02:42:20 +00:00
|
|
|
u-boot,dm-spl;
|
|
|
|
status = "okay";
|
|
|
|
};
|