2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2010-07-15 21:49:03 +00:00
|
|
|
/*
|
2011-01-09 20:06:28 +00:00
|
|
|
* Copyright 2009-2011 Freescale Semiconductor, Inc.
|
2010-07-15 21:49:03 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <i2c.h>
|
2010-10-18 20:46:49 +00:00
|
|
|
#include <hwconfig.h>
|
|
|
|
#include <asm/mmu.h>
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
|
|
|
#include <fsl_ddr_dimm_params.h>
|
2010-10-18 20:46:49 +00:00
|
|
|
#include <asm/fsl_law.h>
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Fixed sdram init -- doesn't use serial presence detect.
|
|
|
|
*/
|
|
|
|
extern fixed_ddr_parm_t fixed_ddr_parm_0[];
|
2016-12-28 16:43:45 +00:00
|
|
|
#if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
|
2010-10-18 20:46:49 +00:00
|
|
|
extern fixed_ddr_parm_t fixed_ddr_parm_1[];
|
|
|
|
#endif
|
|
|
|
|
|
|
|
phys_size_t fixed_sdram(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
char buf[32];
|
|
|
|
fsl_ddr_cfg_regs_t ddr_cfg_regs;
|
|
|
|
phys_size_t ddr_size;
|
|
|
|
unsigned int lawbar1_target_id;
|
2011-01-25 05:36:17 +00:00
|
|
|
ulong ddr_freq, ddr_freq_mhz;
|
|
|
|
|
|
|
|
ddr_freq = get_ddr_freq(0);
|
|
|
|
ddr_freq_mhz = ddr_freq / 1000000;
|
2010-10-18 20:46:49 +00:00
|
|
|
|
|
|
|
printf("Configuring DDR for %s MT/s data rate\n",
|
2011-01-25 05:36:17 +00:00
|
|
|
strmhz(buf, ddr_freq));
|
2010-10-18 20:46:49 +00:00
|
|
|
|
|
|
|
for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
|
2011-01-25 05:36:17 +00:00
|
|
|
if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
|
|
|
|
(ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
|
2010-10-18 20:46:49 +00:00
|
|
|
memcpy(&ddr_cfg_regs,
|
|
|
|
fixed_ddr_parm_0[i].ddr_settings,
|
|
|
|
sizeof(ddr_cfg_regs));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (fixed_ddr_parm_0[i].max_freq == 0)
|
|
|
|
panic("Unsupported DDR data rate %s MT/s data rate\n",
|
2011-01-25 05:36:17 +00:00
|
|
|
strmhz(buf, ddr_freq));
|
2010-10-18 20:46:49 +00:00
|
|
|
|
|
|
|
ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
|
2011-01-10 12:03:02 +00:00
|
|
|
ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
|
2013-06-25 18:37:48 +00:00
|
|
|
fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
|
2010-10-18 20:46:49 +00:00
|
|
|
|
2016-12-28 16:43:45 +00:00
|
|
|
#if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
|
2010-10-18 20:46:49 +00:00
|
|
|
memcpy(&ddr_cfg_regs,
|
|
|
|
fixed_ddr_parm_1[i].ddr_settings,
|
|
|
|
sizeof(ddr_cfg_regs));
|
2011-01-10 12:03:02 +00:00
|
|
|
ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
|
2013-06-25 18:37:48 +00:00
|
|
|
fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 1, 0);
|
2010-10-18 20:46:49 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* setup laws for DDR. If not interleaving, presuming half memory on
|
|
|
|
* DDR1 and the other half on DDR2
|
|
|
|
*/
|
|
|
|
if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
|
|
|
|
if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
|
|
|
|
ddr_size,
|
|
|
|
LAW_TRGT_IF_DDR_INTRLV) < 0) {
|
|
|
|
printf("ERROR setting Local Access Windows for DDR\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
} else {
|
2016-12-28 16:43:45 +00:00
|
|
|
#if (CONFIG_SYS_NUM_DDR_CTLRS == 2)
|
2010-10-18 20:46:49 +00:00
|
|
|
/* We require both controllers have identical DIMMs */
|
|
|
|
lawbar1_target_id = LAW_TRGT_IF_DDR_1;
|
|
|
|
if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
|
|
|
|
ddr_size / 2,
|
|
|
|
lawbar1_target_id) < 0) {
|
|
|
|
printf("ERROR setting Local Access Windows for DDR\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
lawbar1_target_id = LAW_TRGT_IF_DDR_2;
|
|
|
|
if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE + ddr_size / 2,
|
|
|
|
ddr_size / 2,
|
|
|
|
lawbar1_target_id) < 0) {
|
|
|
|
printf("ERROR setting Local Access Windows for DDR\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
lawbar1_target_id = LAW_TRGT_IF_DDR_1;
|
|
|
|
if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
|
|
|
|
ddr_size,
|
|
|
|
lawbar1_target_id) < 0) {
|
|
|
|
printf("ERROR setting Local Access Windows for DDR\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return ddr_size;
|
|
|
|
}
|
2010-07-15 21:49:03 +00:00
|
|
|
|
2011-10-03 16:19:53 +00:00
|
|
|
struct board_specific_parameters {
|
2010-07-15 21:49:03 +00:00
|
|
|
u32 n_ranks;
|
2011-10-03 16:19:53 +00:00
|
|
|
u32 datarate_mhz_high;
|
2010-07-15 21:49:03 +00:00
|
|
|
u32 clk_adjust;
|
2011-01-10 12:03:02 +00:00
|
|
|
u32 wrlvl_start;
|
2010-07-15 21:49:03 +00:00
|
|
|
u32 cpo;
|
|
|
|
u32 write_data_delay;
|
2013-09-25 05:11:19 +00:00
|
|
|
u32 force_2t;
|
2011-10-03 16:19:53 +00:00
|
|
|
};
|
2010-07-15 21:49:03 +00:00
|
|
|
|
2011-10-03 16:19:53 +00:00
|
|
|
/*
|
|
|
|
* This table contains all valid speeds we want to override with board
|
|
|
|
* specific parameters. datarate_mhz_high values need to be in ascending order
|
|
|
|
* for each n_ranks group.
|
|
|
|
*/
|
|
|
|
static const struct board_specific_parameters udimm0[] = {
|
2011-01-10 12:03:02 +00:00
|
|
|
/*
|
|
|
|
* memory controller 0
|
2011-10-03 16:19:53 +00:00
|
|
|
* num| hi| clk| wrlvl | cpo |wrdata|2T
|
|
|
|
* ranks| mhz|adjst| start | |delay |
|
2011-01-10 12:03:02 +00:00
|
|
|
*/
|
2011-10-03 16:19:53 +00:00
|
|
|
{4, 850, 4, 6, 0xff, 2, 0},
|
|
|
|
{4, 950, 5, 7, 0xff, 2, 0},
|
|
|
|
{4, 1050, 5, 8, 0xff, 2, 0},
|
|
|
|
{4, 1250, 5, 10, 0xff, 2, 0},
|
|
|
|
{4, 1350, 5, 11, 0xff, 2, 0},
|
|
|
|
{4, 1666, 5, 12, 0xff, 2, 0},
|
|
|
|
{2, 850, 5, 6, 0xff, 2, 0},
|
|
|
|
{2, 1050, 5, 7, 0xff, 2, 0},
|
|
|
|
{2, 1250, 4, 6, 0xff, 2, 0},
|
|
|
|
{2, 1350, 5, 7, 0xff, 2, 0},
|
|
|
|
{2, 1666, 5, 8, 0xff, 2, 0},
|
2012-10-26 16:40:14 +00:00
|
|
|
{1, 1250, 4, 6, 0xff, 2, 0},
|
|
|
|
{1, 1335, 4, 7, 0xff, 2, 0},
|
2011-10-03 16:19:53 +00:00
|
|
|
{1, 1666, 4, 8, 0xff, 2, 0},
|
|
|
|
{}
|
|
|
|
};
|
2010-07-15 21:49:03 +00:00
|
|
|
|
2011-10-03 16:19:53 +00:00
|
|
|
/*
|
|
|
|
* The two slots have slightly different timing. The center values are good
|
|
|
|
* for both slots. We use identical speed tables for them. In future use, if
|
|
|
|
* DIMMs have fewer center values that require two separated tables, copy the
|
|
|
|
* udimm0 table to udimm1 and make changes to clk_adjust and wrlvl_start.
|
|
|
|
*/
|
|
|
|
static const struct board_specific_parameters *udimms[] = {
|
|
|
|
udimm0,
|
|
|
|
udimm0,
|
2011-08-24 16:40:27 +00:00
|
|
|
};
|
|
|
|
|
2011-10-03 16:19:53 +00:00
|
|
|
static const struct board_specific_parameters rdimm0[] = {
|
2011-08-24 16:40:27 +00:00
|
|
|
/*
|
|
|
|
* memory controller 0
|
2011-10-03 16:19:53 +00:00
|
|
|
* num| hi| clk| wrlvl | cpo |wrdata|2T
|
|
|
|
* ranks| mhz|adjst| start | |delay |
|
2011-08-24 16:40:27 +00:00
|
|
|
*/
|
2011-10-03 16:19:53 +00:00
|
|
|
{4, 850, 4, 6, 0xff, 2, 0},
|
|
|
|
{4, 950, 5, 7, 0xff, 2, 0},
|
|
|
|
{4, 1050, 5, 8, 0xff, 2, 0},
|
|
|
|
{4, 1250, 5, 10, 0xff, 2, 0},
|
|
|
|
{4, 1350, 5, 11, 0xff, 2, 0},
|
|
|
|
{4, 1666, 5, 12, 0xff, 2, 0},
|
|
|
|
{2, 850, 4, 6, 0xff, 2, 0},
|
|
|
|
{2, 1050, 4, 7, 0xff, 2, 0},
|
|
|
|
{2, 1666, 4, 8, 0xff, 2, 0},
|
|
|
|
{1, 850, 4, 5, 0xff, 2, 0},
|
|
|
|
{1, 950, 4, 7, 0xff, 2, 0},
|
|
|
|
{1, 1666, 4, 8, 0xff, 2, 0},
|
|
|
|
{}
|
|
|
|
};
|
2011-08-24 16:40:27 +00:00
|
|
|
|
2011-10-03 16:19:53 +00:00
|
|
|
/*
|
|
|
|
* The two slots have slightly different timing. See comments above.
|
|
|
|
*/
|
|
|
|
static const struct board_specific_parameters *rdimms[] = {
|
|
|
|
rdimm0,
|
|
|
|
rdimm0,
|
2010-07-15 21:49:03 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
void fsl_ddr_board_options(memctl_options_t *popts,
|
|
|
|
dimm_params_t *pdimm,
|
|
|
|
unsigned int ctrl_num)
|
|
|
|
{
|
2011-10-03 16:19:53 +00:00
|
|
|
const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
|
2010-07-15 21:49:03 +00:00
|
|
|
ulong ddr_freq;
|
|
|
|
|
2011-10-03 16:19:53 +00:00
|
|
|
if (ctrl_num > 1) {
|
|
|
|
printf("Wrong parameter for controller number %d", ctrl_num);
|
|
|
|
return;
|
2011-08-24 16:40:27 +00:00
|
|
|
}
|
2011-10-03 16:19:53 +00:00
|
|
|
if (!pdimm->n_ranks)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (popts->registered_dimm_en)
|
|
|
|
pbsp = rdimms[ctrl_num];
|
|
|
|
else
|
|
|
|
pbsp = udimms[ctrl_num];
|
|
|
|
|
|
|
|
|
2010-07-15 21:49:03 +00:00
|
|
|
/* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
|
|
|
|
* freqency and n_banks specified in board_specific_parameters table.
|
|
|
|
*/
|
|
|
|
ddr_freq = get_ddr_freq(0) / 1000000;
|
2011-10-03 16:19:53 +00:00
|
|
|
while (pbsp->datarate_mhz_high) {
|
|
|
|
if (pbsp->n_ranks == pdimm->n_ranks) {
|
|
|
|
if (ddr_freq <= pbsp->datarate_mhz_high) {
|
|
|
|
popts->cpo_override = pbsp->cpo;
|
|
|
|
popts->write_data_delay =
|
|
|
|
pbsp->write_data_delay;
|
|
|
|
popts->clk_adjust = pbsp->clk_adjust;
|
|
|
|
popts->wrlvl_start = pbsp->wrlvl_start;
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->twot_en = pbsp->force_2t;
|
2011-10-03 16:19:53 +00:00
|
|
|
goto found;
|
|
|
|
}
|
|
|
|
pbsp_highest = pbsp;
|
2010-07-15 21:49:03 +00:00
|
|
|
}
|
|
|
|
pbsp++;
|
|
|
|
}
|
|
|
|
|
2011-10-03 16:19:53 +00:00
|
|
|
if (pbsp_highest) {
|
|
|
|
printf("Error: board specific timing not found "
|
|
|
|
"for data rate %lu MT/s!\n"
|
|
|
|
"Trying to use the highest speed (%u) parameters\n",
|
|
|
|
ddr_freq, pbsp_highest->datarate_mhz_high);
|
|
|
|
popts->cpo_override = pbsp_highest->cpo;
|
|
|
|
popts->write_data_delay = pbsp_highest->write_data_delay;
|
|
|
|
popts->clk_adjust = pbsp_highest->clk_adjust;
|
|
|
|
popts->wrlvl_start = pbsp_highest->wrlvl_start;
|
2013-09-25 05:11:19 +00:00
|
|
|
popts->twot_en = pbsp_highest->force_2t;
|
2011-10-03 16:19:53 +00:00
|
|
|
} else {
|
|
|
|
panic("DIMM is not supported by this board");
|
2011-06-27 20:30:55 +00:00
|
|
|
}
|
2011-10-03 16:19:53 +00:00
|
|
|
found:
|
2010-07-15 21:49:03 +00:00
|
|
|
/*
|
|
|
|
* Factors to consider for half-strength driver enable:
|
|
|
|
* - number of DIMMs installed
|
|
|
|
*/
|
|
|
|
popts->half_strength_driver_enable = 0;
|
|
|
|
/*
|
|
|
|
* Write leveling override
|
|
|
|
*/
|
|
|
|
popts->wrlvl_override = 1;
|
2011-01-10 12:03:02 +00:00
|
|
|
popts->wrlvl_sample = 0xf;
|
|
|
|
|
2010-07-15 21:49:03 +00:00
|
|
|
/*
|
|
|
|
* Rtt and Rtt_WR override
|
|
|
|
*/
|
2011-01-10 12:03:02 +00:00
|
|
|
popts->rtt_override = 0;
|
2010-07-15 21:49:03 +00:00
|
|
|
|
|
|
|
/* Enable ZQ calibration */
|
|
|
|
popts->zq_en = 1;
|
2011-01-10 12:03:02 +00:00
|
|
|
|
|
|
|
/* DHC_EN =1, ODT = 60 Ohm */
|
|
|
|
popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
|
2010-07-15 21:49:03 +00:00
|
|
|
}
|
2010-10-18 20:46:49 +00:00
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2010-10-18 20:46:49 +00:00
|
|
|
{
|
|
|
|
phys_size_t dram_size;
|
|
|
|
|
|
|
|
puts("Initializing....");
|
|
|
|
|
2011-01-09 20:06:28 +00:00
|
|
|
if (fsl_use_spd()) {
|
2010-10-18 20:46:49 +00:00
|
|
|
puts("using SPD\n");
|
|
|
|
dram_size = fsl_ddr_sdram();
|
|
|
|
} else {
|
|
|
|
puts("using fixed parameters\n");
|
|
|
|
dram_size = fixed_sdram();
|
|
|
|
}
|
|
|
|
|
|
|
|
dram_size = setup_ddr_tlbs(dram_size / 0x100000);
|
|
|
|
dram_size *= 0x100000;
|
|
|
|
|
2011-07-25 08:13:53 +00:00
|
|
|
debug(" DDR: ");
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = dram_size;
|
|
|
|
|
|
|
|
return 0;
|
2010-10-18 20:46:49 +00:00
|
|
|
}
|